EEWORLDEEWORLDEEWORLD

Part Number

Search

5T93GL16NLGI

Description
VFQFPN-52, Tray
Categorylogic    logic   
File Size187KB,15 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

5T93GL16NLGI Online Shopping

Suppliers Part Number Price MOQ In stock  
5T93GL16NLGI - - View Buy Now

5T93GL16NLGI Overview

VFQFPN-52, Tray

5T93GL16NLGI Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeVFQFPN
package instructionHVQCCN, LCC52,.31SQ,20
Contacts52
Manufacturer packaging codeNLG52P1
Reach Compliance Codeunknown
ECCN codeEAR99
series5T
Input adjustmentDIFFERENTIAL MUX
JESD-30 codeS-PQCC-N52
JESD-609 codee3
length8 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level3
Number of functions1
Number of inverted outputs
Number of terminals52
Actual output times16
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeHVQCCN
Encapsulate equivalent codeLCC52,.31SQ,20
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
Peak Reflow Temperature (Celsius)260
power supply2.5 V
Prop。Delay @ Nom-Sup2 ns
propagation delay (tpd)2 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.025 ns
Maximum seat height1 mm
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formNO LEAD
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width8 mm
minfmax650 MHz
Base Number Matches1
IDT5T93GL16
2.5V LVDS 1:16 GLITCHLESS CLOCK BUFFER TERABUFFER II
INDUSTRIAL TEMPERATURE RANGE
2.5V LVDS 1:16
GLITCHLESS CLOCK BUFFER
TERABUFFER™ II
FEATURES:
IDT5T93GL16
DESCRIPTION:
Guaranteed Low Skew < 25ps (max)
Very low duty cycle distortion < 100ps (max)
High speed propagation delay < 2ns (max)
Up to 650MHz operation
Glitchless input clock switching
Selectable inputs
Hot insertable and over-voltage tolerant inputs
3.3V / 2.5V LVTTL, HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V),
CML, or LVDS input interface
Selectable differential inputs to sixteen LVDS outputs
Power-down mode
2.5V V
DD
Available in VFQFPN package
APPLICATIONS:
• Clock distribution
The IDT5T93GL16 2.5V differential clock buffer is a user-selectable differ-
ential input to sixteen LVDS outputs . The fanout from a differential input to sixteen
LVDS outputs reduces loading on the preceding driver and provides an efficient
clock distribution network. The IDT5T93GL16 can act as a translator from a
differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS
input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be
used to translate to LVDS outputs. The redundant input capability allows for a
glitchless change-over from a primary clock source to a secondary clock
source. Selectable inputs are controlled by SEL. During the switchover, the
output will disable low for up to three clock cycles of the previously-selected input
clock. The outputs will remain low for up to three clock cycles of the newly-
selected clock, after which the outputs will start from the newly-selected input.
A FSEL pin has been implemented to control the switchover in cases where a
clock source is absent or is driven to DC levels below the minimum specifications.
The IDT5T93GL16 outputs can be asynchronously enabled/disabled.
When disabled, the outputs will drive to the value selected by the GL pin. Multiple
power and grounds reduce noise.
FUNCTIONAL BLOCK DIAGRAM
GL
G1
OUTPUT
CONTROL
Q1
Q1
OUTPUT
CONTROL
Q2
Q2
PD
OUTPUT
CONTROL
Q3
Q3
OUTPUT
CONTROL
Q4
Q4
OUTPUT
CONTROL
A1
A1
Q5
Q5
1
OUTPUT
CONTROL
Q6
Q6
A2
A2
0
OUTPUT
CONTROL
Q7
Q7
SEL
FSEL
G2
OUTPUT
CONTROL
Q8
Q8
OUTPUT
CONTROL
Q9
Q9
OUTPUT
CONTROL
Q10
Q10
OUTPUT
CONTROL
Q11
Q11
OUTPUT
CONTROL
Q12
Q12
OUTPUT
CONTROL
Q13
Q13
OUTPUT
CONTROL
Q14
Q14
OUTPUT
CONTROL
Q15
Q15
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
OUTPUT
CONTROL
Q16
Q16
JANUARY 2007
DSC 6185/19
© 2007 Integrated Device Technology, Inc.

5T93GL16NLGI Related Products

5T93GL16NLGI 5T93GL16NLGI8
Description VFQFPN-52, Tray Low Skew Clock Driver, 5T Series, 16 True Output(s), 0 Inverted Output(s), PQCC52, GREEN, PLASTIC, QFN-52
Is it lead-free? Lead free Lead free
Is it Rohs certified? conform to conform to
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code VFQFPN QFN
package instruction HVQCCN, LCC52,.31SQ,20 VQCCN, LCC52,.31SQ,20
Contacts 52 52
Reach Compliance Code unknown unknown
ECCN code EAR99 EAR99
series 5T 5T
Input adjustment DIFFERENTIAL MUX DIFFERENTIAL MUX
JESD-30 code S-PQCC-N52 S-PQCC-N52
JESD-609 code e3 e3
length 8 mm 8 mm
Logic integrated circuit type LOW SKEW CLOCK DRIVER LOW SKEW CLOCK DRIVER
Humidity sensitivity level 3 3
Number of functions 1 1
Number of terminals 52 52
Actual output times 16 16
Maximum operating temperature 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code HVQCCN VQCCN
Encapsulate equivalent code LCC52,.31SQ,20 LCC52,.31SQ,20
Package shape SQUARE SQUARE
Package form CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, VERY THIN PROFILE
Peak Reflow Temperature (Celsius) 260 260
power supply 2.5 V 2.5 V
Prop。Delay @ Nom-Sup 2 ns 2 ns
propagation delay (tpd) 2 ns 2 ns
Certification status Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.025 ns 0.025 ns
Maximum seat height 1 mm 1 mm
Maximum supply voltage (Vsup) 2.7 V 2.7 V
Minimum supply voltage (Vsup) 2.3 V 2.3 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V
surface mount YES YES
Temperature level INDUSTRIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) - annealed Matte Tin (Sn) - annealed
Terminal form NO LEAD NO LEAD
Terminal pitch 0.5 mm 0.5 mm
Terminal location QUAD QUAD
Maximum time at peak reflow temperature 30 30
width 8 mm 8 mm
minfmax 650 MHz 650 MHz
Base Number Matches 1 1
【Qinheng CH582】Structural analysis of Bluetooth protocol stack
Structure of the Bluetooth protocol stack The CH583 chip has a built-in Bluetooth Low Energy (BLE) module. Although we have used it once in the previous section, we have not conducted a more in-depth ...
javnson Embedded System
KW41Z test BluetoothHID routine experience
[size=5]The KW41Z software package provides many examples[/size] [size=5]I haven't had much experience with Kinetis microcontrollers. I've used K40 and K51 before[/size] [size=5]and I don't have a goo...
littleshrimp NXP MCU
I would like to invite the great moderator eric_wang to answer what the northbound and southbound often used in NB-IOT mean
I would like to invite the great moderator eric_wang to answer what the northbound and southbound commonly used in NB-IOT mean. I am no longer authorized to do so. Let everyone learn it....
深圳小花 RF/Wirelessly
[MSP430 Sharing] Application of MSP430 MCU and GPS module interface in portable navigation system
Abstract: GPS is the abbreviation of Global Positioning System, which aims to accurately locate and monitor ground or air targets worldwide. This article discusses the working principle of GPS module ...
鑫海宝贝 Microcontroller MCU
KC705, calling Aurora8B10B IP communication failed. . . Please help me
[table=98%] [tr][td]I have a new development board KC705. I plan to use the Aurora8B10B IP core and then use the SFP optical module for simple communication. The rate of Aurora8B10B is set to 2.5G. Th...
逆光漂泊 FPGA/CPLD
The simulation fails after ROM instantiation
I originally wanted to implement a frequency synthesizer using ROM, but after instantiation this error occurred during simulation. I really don't know how to modify it. I hope the experts can give me ...
zhenpeng25 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2671  1332  915  999  984  54  27  19  21  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号