EEWORLDEEWORLDEEWORLD

Part Number

Search

5962P0053605QXC

Description
Standard SRAM, 512KX8, 20ns, CMOS, CDFP36, BOTTOM BRAZED, SHIELDED, DFP-36
Categorystorage    storage   
File Size178KB,19 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962P0053605QXC Overview

Standard SRAM, 512KX8, 20ns, CMOS, CDFP36, BOTTOM BRAZED, SHIELDED, DFP-36

5962P0053605QXC Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeDFP
package instructionDFP,
Contacts36
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Maximum access time20 ns
JESD-30 codeR-CDFP-F36
JESD-609 codee4
length23.368 mm
memory density4194304 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals36
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize512KX8
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height4.4196 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
total dose30k Rad(Si) V
width12.192 mm
Base Number Matches1
NOTE:
This product has been replaced with UT9Q512KE. Please use the UT9Q512KE for NEW designs. See
the April 2007 customer letter at www.aeroflex.com/QCOTS for the improvements and differences.
Help, after a few days, I still know how to make LPC2103 enter FIQ interrupt
[font=Verdana] This is main.c. The whole project is just this one source file. Under IAR, why can't I enter the FIQ interrupt? Could you please help me take a look? Thank you. I have been working on i...
cuowu MCU
【FPGA Code Learning】FFT(3) - Further Simulation of IPcore
[i=s]This post was last edited by chenzhufly on 2015-9-3 16:51[/i] [size=4] [/size] [size=4]In the previous article "[FPGA Code Learning] FFT (3) - IPcore", we used the simulation file provided by FFT...
chenzhufly FPGA/CPLD
One question ends the debate between those who support and those who oppose OS
This is an example of a practical application. Achievement goals: 1. Use a single CPU to make an accurate clock. 2. Based on this clock, run a task with a cost of 500ms once every second, set it as F0...
wxj1952 MCU
2015 STMicroelectronics STM32 National Seminar---Shanghai
Seminar address: No. 59 Siping Road, Shanghai, Grand Ballroom on the 3rd floor of Shanghai Hongkou Sheraton Hotel Time: 2015-09-23 13:30~18:00 1. Venue atmosphere: As soon as I entered the banquet hal...
huaiqiao stm32/stm8
Looking for the model of single power supply high voltage op amp~~~
The output is required to reach 80V~~~ In addition, can the OPA452/453 op amp be powered by a single power supply?...
husthxh Analog electronics
TI CC1350 Sub1G/2.4G dual-band board is waiting for you to apply for evaluation!
The latest member of the TI LaunchPad family, the TI CC1350 LaunchPad, uses the CC1350 dual-band chip and integrates Sub-1GH and BLE communication functions. [url=http://www.mouser.cn/new/Texas-Instru...
eric_wang TI Technology Forum

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2112  2588  1553  2288  551  43  53  32  47  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号