EEWORLDEEWORLDEEWORLD

Part Number

Search

531GB84M0000DG

Description
CMOS Output Clock Oscillator, 84MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531GB84M0000DG Overview

CMOS Output Clock Oscillator, 84MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531GB84M0000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency84 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
physical size7.0mm x 5.0mm x 1.85mm
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Share: Regarding the 2021 eSports race, you must be familiar with these!
[i=s]This post was last edited by Jacktang on 2021-8-22 13:18[/i]...
Jacktang Electronics Design Contest
Is working mode 3 of 51 timer redundant?
Working mode 3 is to split T0 into two 8-bit timers, but T1 cannot be used. Working mode 2 is to use T0 and T1 as two 8-bit timers, and the base can still be preset. Why add 3? ? ?...
ysbqw Embedded System
Please tell me how to use external expansion RAM on LM3S
I recently selected an LM3S2B93 for a project. As the program occupies a lot of data, the RAM on the chip itself is not enough, so I used EPI to expand an external RAM. Because I used the C environmen...
timeseeker Microcontroller MCU
Can I ask about calling assembly in C language?
[i=s] This post was last edited by dontium on 2015-1-23 13:40[/i] void ToggleHOLDx(int channel){GpioDataRegs.GPFCLEAR.all=channel; //Test clearasm( \" RPT #25 || NOP\" ;for(int n=0;nGpioDataRegs.GPFSE...
Anna2007 Analogue and Mixed Signal
Unforgettable 2017+Looking back
Time really flies. Now looking back at what I did in 2017, most of it is already fuzzy and I can’t remember the details. The older I get, the more I understand the importance of brain capacity! In 201...
冒险武者 Talking
The company offers generous salary
Our company in Shanghai is looking for an FPGA design verification engineer with more than 3 years of work experience. The salary is very good, and there is an opportunity to go to the United States f...
HDLWorld FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1321  1896  819  910  1227  27  39  17  19  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号