EEWORLDEEWORLDEEWORLD

Part Number

Search

531WB1392M00DG

Description
CMOS/TTL Output Clock Oscillator, 1392MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531WB1392M00DG Overview

CMOS/TTL Output Clock Oscillator, 1392MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531WB1392M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1392 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Initial contact with dsp, consult you
There is a project that needs to be developed using DSP, mainly algorithm optimization. I have a good foundation in C and data structure, but I have almost no experience with DSP before. Will it take ...
gfgf Embedded System
Ask about the 430 clock
I would like to ask you, is it true that the same clock source of 430 cannot be shared by different modules at the same time? For example, SMCLK cannot be shared by USART module and time_A at the same...
liming66 Microcontroller MCU
Senior Engineer: I don’t know why I want to get married!
9点了,Jason工作告一段落,和女朋友Claire在MSN上聊一下,关上计算机准备回家。这样的日子,一天过一天;同样的动作,不知已经重覆了多少回。Jason,33岁,一名资深工程师,他有女朋友,没有结婚,与这名女朋友,15年前认识、14年前开始交往、3年前分手、2年前复合,在分手期间,他交往过另外一个女生,交往半年后分手,之后渐渐回复与前女友的熟悉关系,直到现在。这个故事无关乎职业,类似情节重覆...
eeleader Talking about work
How to configure the internal clock start of STM32103CB
I adjust the internal clock configuration, the procedure is as follows void RCC_HSIConfig(u32 RCC_HSI){u32 tmpreg = 0;/* Check the parameters *//* Reset HSEON and HSEBYP bits before configuring the HS...
eeleader stm32/stm8
Moderator, is there no circuit diagram for the development board TMS570LS20216? ?
Help: I took over a TMDX570LS20216 development board midway. I heard it was purchased two years ago. There is a development kit in the box, but no circuit connection diagram. The hardware has not been...
qinyongxi Microcontroller MCU
How to install arm_linux_gcc under cygwin
I want to learn LINUX, so I bought an ARM development board. But I don't know how to install the development environment....
后学 Linux and Android

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 402  1462  1227  2831  206  9  30  25  57  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号