EEWORLDEEWORLDEEWORLD

Part Number

Search

531AC1021M00DGR

Description
LVPECL Output Clock Oscillator, 1021MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531AC1021M00DGR Overview

LVPECL Output Clock Oscillator, 1021MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AC1021M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1021 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
TIVA C LAUNCHPAD 2nd, 3rd week
[font=楷体,楷体_GB2312][size=3]I have been really busy recently. Usually, at the end of the year, sales will postpone the non-urgent projects to next year. There are still many tasks that have not been co...
yanxinboy Microcontroller MCU
EEWORLD University ---- WEBENCH new series of courses (Part 1)
WEBENCH new series of courses (Part 1) : https://training.eeworld.com.cn/course/432The original author of this video is Jeff Perry, the chief debtor of TI WEBENCH Design Center (also a WEBENCH expert)...
chenyy Power technology
Ask about memory mapping
Please teach me how to map a file to memory: char * file_map; file_map=mmap(NULL, file_length, PROT_READ, MAP_PRIVATE, fd, 0); /* file_length is the file length in bytes, fd is the open file pointer*/...
wonderglass Embedded System
Video Architecture Engineer
上海职位(国内知名IC设计公司):视频架构工程师,薪资20-40万,有意者请发送简历至[email]Jessicawu2308@hotmail.com[/email] JOB DESCRIPTION: - Work in the area of video architecture, algorithm, and software development. - Develop video/imag...
wswjm777 Recruitment
【VLSI】Analog circuits for high-density recording, ultra-low noise amplifiers, and low-voltage DA converters attract attention
[:O][:O]【Nikkei BP News】 At the 7th panel discussion "Real World Interfaces" of the "2006 Symposium on VLSI Circuits", presentations on analog technologies such as low-voltage and low-power DA convert...
fighting Analog electronics
QuickLogic ArcticLink Platform Available in Wafer-Level Chip-Scale Packaging
QuickLogic has announced that its CSSP platform product, ArcticLink, has been realized in wafer-level chip scale packaging (WLCSP). The ArcticLink platform family meets the bridging needs of mobile de...
PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1350  508  2493  334  2063  28  11  51  7  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号