EEWORLDEEWORLDEEWORLD

Part Number

Search

530KB872M000DG

Description
CMOS/TTL Output Clock Oscillator, 872MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530KB872M000DG Overview

CMOS/TTL Output Clock Oscillator, 872MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530KB872M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency872 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Matrix keyboard control forMSP430
/******************************************************************** //File name: Keypad.c //Description: This file defines various interfaces and functions related to the matrix keyboard, suitable f...
Aguilera Microcontroller MCU
Full-wave rectifier circuit
A full wave rectifier is often used to obtain a DC level from an AC input. This is often used to measure the amplitude of an AC signal. A full wave rectifier is a mean detector. This needs to be disti...
dontium ADI Reference Circuit
Experts, can you take a look at why the pulse width of PWM is fixed?
Why is the PWM pulse width fixed? Does the frequency have a big impact? The counter preload is 9000, the capture comparison preload is 5000 (initialization, will change in while) The frequency is 100K...
electrics stm32/stm8
Dual-mode Bluetooth 4.0 (one-to-one) module - BM3508
[color=#333333][font=Tahoma][size=3]BM3508 dual-mode Bluetooth 4.0 module supports one-to-one mode. Protocols include BR/EDR/LE, and support UART communication (flow control function can be customized...
侨峰之我行 Download Centre
How to set the pin pull-up resistor (weak pull-up) in Quartus II
When using Altera's FPGA , due to system requirements, it is necessary to add pull-up resistors inside the pins. This can be set in the Assignment Editor in the Quartus II software . The specific proc...
eeleader FPGA/CPLD
【Help】Sensor selection for a certain op amp circuit
[i=s]This post was last edited by ddasd on 2021-11-30 10:47[/i]To explain briefly, I work in industrial control, and my knowledge of electronics and analog circuits is limited to professional courses ...
ddasd Analog electronics

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2849  388  1085  664  1918  58  8  22  14  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号