EEWORLDEEWORLDEEWORLD

Part Number

Search

530QA792M000DG

Description
CMOS/TTL Output Clock Oscillator, 792MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530QA792M000DG Overview

CMOS/TTL Output Clock Oscillator, 792MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530QA792M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency792 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Looking for a job - Beijing
I graduated from computer science in June 2005. After graduation, I have been engaged in software development in a research institute: a) Participated in the development of professional switches. I ma...
xuch37216471 Embedded System
TI will work with you to create a new driving experience in the future - in-depth learning: Comment on star products and vote for them. The activity has begun~~
TI will work with you to create a new driving experience in the future - in-depth learning: Comment on star products and vote for them. The activity has begun~~Click here to enter the eventEvent time:...
EEWORLD社区 TI Technology Forum
arm-linux-gcc toolchain download
The most commonly used compilation versions are arm-linux-gcc-3.4.1 and arm-linux-3.3.2. These are basically used in current embedded development. 3.4.1 is used to compile the 2.6 kernel, while 3.3.2 ...
wonderglass Linux and Android
How to customize an IP core with Qsys, including interrupts, and communicate with the CPU?
[size=5]Can any great master teach me? I have been working on some filtering and compression IP cores recently. I want to communicate with the CPU through interrupts. I use software in nios to process...
tufeikuaile FPGA/CPLD
LSI is urgently recruiting Physical Design Engineer
Please send your resume to [email=China.Recruiting@lsi.com]China.Recruiting@lsi.com[/email][b][font=Arial][size=10pt]DESCRIPTION OF DUTIES IN ADDITION TO THOSE IN JOB DESCRIPTION:[/size][/font][/b] [a...
ChinaRecruiting Recruitment
About adapter voltage distribution
The adapter output voltage is 5V, but different modules in the circuit require input voltages of 1.8V, 2.4V, 3.0V, and 4.5V. What should I do? ? ? ? ?...
皇极F1 Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2370  2265  422  2301  2859  48  46  9  47  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号