EEWORLDEEWORLDEEWORLD

Part Number

Search

531NB634M000DG

Description
LVDS Output Clock Oscillator, 634MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531NB634M000DG Overview

LVDS Output Clock Oscillator, 634MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531NB634M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency634 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Inductor and capacitor knowledge points record
1. Capacitive reactance: Xc = 1/(ωC) = 1/(2πfC)ω---------angular frequency (angular velocity)π---------pi, approximately equal to 3.14f---------frequency, the power frequency of my country's national ...
小魏哥哥 Switching Power Supply Study Group
WinCE4.2 and EVC4.0 installation problem!!!
Hello everyone: I installed WinCE4.2 today, and then installed EVC4.0, EVC SP2 and STANDARD_SDK. But the following problems occurred: 1 After installing WinCE4.2, the following prompt appeared in the ...
liyiwu444 Embedded System
Help! WinSock and DSP data transmission problem
Hello everyone! I want to send the YUV422 image collected by DSP (EVMDM6437) to Windows XP through the network, but the image is distorted. 1472; //Since the picture is large, the picture is sent in b...
whbahx Embedded System
Design of data acquisition module based on FPGA
Hope you can help, I'm a newbie!...
youlipa FPGA/CPLD
Brief discussion on thermal expansion and contraction of power cable wiring and its countermeasures
As the load current changes and the ambient temperature changes, the power cable will undergo thermal expansion and contraction, in which very large thermal mechanical forces are generated due to the ...
咖啡不加糖 Power technology
[Anxinke UWB indoor positioning module NodeMCU-BU01] 03. Transplantation preparation: hardware schematic analysis
NodeMCU-BU01 Development Boardpower supply The power supply part uses Micro USB as the power supply interface of the NodeMCU-BU01 development board. PA11\PA12 are reserved for USB function expansion. ...
xld0932 RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 754  2451  186  1920  387  16  50  4  39  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号