EEWORLDEEWORLDEEWORLD

Part Number

Search

XC2V4000-6CS144I

Description
FPGA, 768 CLBS, 500000 GATES, 750 MHz, PBGA256
Categorysemiconductor    Programmable logic devices   
File Size2MB,318 Pages
ManufacturerXILINX
Websitehttps://www.xilinx.com/
Download Datasheet Parametric View All

XC2V4000-6CS144I Overview

FPGA, 768 CLBS, 500000 GATES, 750 MHz, PBGA256

XC2V4000-6CS144I Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals256
Maximum supply/operating voltage1.58 V
Minimum supply/operating voltage1.42 V
Rated supply voltage1.5 V
Processing package description17 × 17 MM, 1 MM PITCH, MO-034AAF-1, FBGA-256
stateDISCONTINUED
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeGRID array
surface mountYes
Terminal formBALL
Terminal spacing1 mm
terminal coatingtin lead
Terminal locationBOTTOM
Packaging MaterialsPlastic/Epoxy
organize768 CLBS, 500,000 doors
Maximum FCLK clock frequency750 MHz
Number of configurable logic modules768
Programmable logic typeFIELD PROGRAMMABLE GATE array
Number of equivalent gate circuits500000
The maximum delay of a CLB module0.3900 ns
1
R
Virtex-II Platform FPGAs:
Complete Data Sheet
Product Specification
DS031 (v3.5) November 5, 2007
Module 1:
Introduction and Overview
7 pages
Summary of Features
General Description
Architecture
Device/Package Combinations and Maximum I/O
Ordering Examples
Module 3:
DC and Switching Characteristics
43 pages
Electrical Characteristics
Performance Characteristics
Switching Characteristics
Pin-to-Pin Output Parameter Guidelines
Pin-to-Pin Input Parameter Guidelines
DCM Timing Parameters
Source-Synchronous Switching Characteristics
Module 2:
Functional Description
41 pages
Detailed Description
-
-
-
-
-
-
-
Input/Output Blocks (IOBs)
Digitally Controlled Impedance (DCI)
Configurable Logic Blocks (CLBs)
18-Kb Block SelectRAM™ Resources
18-Bit x 18-Bit Multipliers
Global Clock Multiplexer Buffers
Digital Clock Manager (DCM)
Module 4:
Pinout Information
226 pages
Pin Definitions
Pinout Tables
-
-
-
-
-
-
-
-
-
-
CS144/CSG144 Chip-Scale BGA Package
FG256/FGG256 Fine-Pitch BGA Package
FG456/FGG456 Fine-Pitch BGA Package
FG676/FGG676 Fine-Pitch BGA Package
BG575/BGG575 Standard BGA Package
BG728/BGG728 Standard BGA Package
FF896 Flip-Chip Fine-Pitch BGA Package
FF1152 Flip-Chip Fine-Pitch BGA Package
FF1517 Flip-Chip Fine-Pitch BGA Package
BF957Flip-Chip BGA Package
Routing
Creating a Design
Configuration
IMPORTANT NOTE:
Page, figure, and table numbers begin at 1 for each module, and each module has its own Revision
History at the end. Use the PDF "Bookmarks" pane for easy navigation in this volume.
© 2000–2007 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. All other
trademarks are the property of their respective owners.
DS031 (v3.5) November 5, 2007
Product Specification
www.xilinx.com
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1972  1435  100  1880  543  40  29  3  38  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号