EEWORLDEEWORLDEEWORLD

Part Number

Search

85222AM-02

Description
LVCMOS/LVTTL to LVHSTL Translator, 2 Func, Complementary Output, PDSO8, 3.90 X 4.92 MM, 1.37 MM HEIGHT, MS-012, SOIC-8
CategoryAnalog mixed-signal IC    Drivers and interfaces   
File Size171KB,12 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

85222AM-02 Online Shopping

Suppliers Part Number Price MOQ In stock  
85222AM-02 - - View Buy Now

85222AM-02 Overview

LVCMOS/LVTTL to LVHSTL Translator, 2 Func, Complementary Output, PDSO8, 3.90 X 4.92 MM, 1.37 MM HEIGHT, MS-012, SOIC-8

85222AM-02 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeSOIC
package instructionSOP,
Contacts8
Reach Compliance Codenot_compliant
ECCN codeEAR99
maximum delay1.25 ns
Interface integrated circuit typeLVCMOS/LVTTL TO LVHSTL TRANSLATOR
JESD-30 codeR-PDSO-G8
JESD-609 codee0
length4.9 mm
Humidity sensitivity level1
Number of digits1
Number of functions2
Number of terminals8
Maximum operating temperature70 °C
Minimum operating temperature
Output latch or registerNONE
Output polarityCOMPLEMENTARY
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)240
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width3.9 mm
Base Number Matches1
1-to-2, LVCMOS/LVTTL-to-Differential
HSTL Translator
G
ENERAL
D
ESCRIPTION
The 85222-02 is a 1-to-2 LVCMOS / LVTTL-to-Differential HSTL
translator. The 85222-02 has one single ended clock input. The
single-ended clock input accepts LVCMOS or LVTTL input levels
and translates them to HSTL levels. The small outline 8-pin SOIC
package makes this device ideal for applications where space, high
performance and low power are important.
85222-02
DATASHEET
F
EATURES
Two differential HSTL outputs
One LVCMOS/LVTTL clock input
CLK input can accept the following input levels:
LVCMOS or LVTTL
Maximum output frequency: 350MHz
Part-to-part skew: 250ps (maximum)
Propagation delay: 1.25ns (maximum)
V
OH
: 1.4V (maximum)
Output crossover voltage: 0.68V - 0.9V
Full 3.3V operating supply voltage
0°C to 70°C ambient operating temperature
Industrial temperature information available upon request
Available in lead-free RoHS compliant package
B
LOCK
D
IAGRAM
Q0
CLK
Pulldown
nQ0
Q1
nQ1
P
IN
A
SSIGNMENT
Q0
nQ0
Q1
nQ1
1
2
3
4
8
7
6
5
V
DD
CLK
nc
GND
85222-02
8-Lead SOIC
3.90mm x 4.92mm x 1.37mm body package
M Package
Top View
85222-02 REVISION B 6/15/15
1
©2015 Integrated Device Technology, Inc.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 454  699  1914  1296  687  10  15  39  27  14 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号