EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX08P-FG208PP

Description
FPGA, 1452 CLBS, 16000 GATES, 320 MHz, PQFP208
Categorysemiconductor    Programmable logic devices   
File Size363KB,57 Pages
ManufacturerETC
Download Datasheet Parametric View All

A54SX08P-FG208PP Overview

FPGA, 1452 CLBS, 16000 GATES, 320 MHz, PQFP208

A54SX08P-FG208PP Parametric

Parameter NameAttribute value
Number of terminals208
Minimum operating temperature-55 Cel
Maximum operating temperature125 Cel
Processing package descriptionPLASTIC, MO-143, QFP-208
each_compliYes
stateActive
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
clock_frequency_max320 MHz
The maximum delay of a CLB module0.7000 ns
jesd_30_codeS-PQFP-G208
jesd_609_codee0
moisture_sensitivity_level3
Number of configurable logic modules1452
Number of equivalent gate circuits16000
organize1452 CLBS, 16000 GATES
Packaging MaterialsPLASTIC/EPOXY
ckage_codeFQFP
packaging shapeSQUARE
Package SizeFLATPACK, FINE PITCH
eak_reflow_temperature__cel_225
qualification_statusCOMMERCIAL
seated_height_max4.1 mm
Rated supply voltage3.3 V
Minimum supply voltage3 V
Maximum supply voltage3.6 V
surface mountYES
CraftsmanshipCMOS
Temperature levelMILITARY
terminal coatingTIN LEAD
Terminal formGULL WING
Terminal spacing0.5000 mm
Terminal locationQUAD
ime_peak_reflow_temperature_max__s_30
length28 mm
width28 mm
dditional_featureCAN ALSO BE OPERATED AT 5V; 24000 SYSTEM GATES ALSO AVAILABLE
v3.1
54SX Family FPGAs
Le a di ng E dg e P er f or m a nc e
F ea t u r es
• 320 MHz Internal Performance
• 3.7 ns Clock-to-Out (Pin-to-Pin)
• 0.1 ns Input Set-Up
• 0.25 ns Clock Skew
Sp e ci f ic at ion s
• 66 MHz PCI
• CPLD and FPGA Integration
• Single Chip Solution
• 100% Resource Utilization with 100% Pin Locking
• 3.3V Operation with 5.0V Input Tolerance
• Very Low Power Consumption
• Deterministic, User-Controllable Timing
• Unique In-System Diagnostic and Debug capability with
Silicon Explorer II
• Boundary Scan Testing in Compliance with IEEE Standard
1149.1 (JTAG)
• Secure Programming Technology Prevents Reverse
Engineering and Design Theft
• 12,000 to 48,000 System Gates
• Up to 249 User-Programmable I/O Pins
• Up to 1080 Flip-Flops
• 0.35µ CMOS
S X P r od u c t P ro fi l e
A54SX08
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Set-Up (External)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2003
1
© 2003 Actel Corporation

Recommended Resources

I need help with two assembly instructions, but the compilation fails (how to embed assembly)
Could you guys help me look at these two functions? When I compile them under IAR, errors occur at both assembly instructions. The former prompts: variable "value" is used before its value is set. sta...
Faraway99 ARM Technology
Error code after compiling C language program!
PICC --CHIPINFO " to see available chip names BUILD FAILED: Wed Aug 18 HI-TECH C PRO for the PIC10/12/16 MCU family (Lite) V9.60PL5 Copyright (C) 1984-2009 HI -TECH SOFTWARE (1273) Omniscient Code Gen...
eeleader MCU
I soldered a packet grabber to capture the content broadcast by the BLE_Beacon program.
There are two common USB BLE packet capture tools: TI's CC2540 solution, using the software provided by TI; and NORDIC's nRF51822 solution, using the official sniffer program plus the open source soft...
cruelfox ST - Low Power RF
[Repost] Disassembling a smart bracelet
[font=微软雅黑]Repost an article about someone else disassembling a smart bracelet{:1_102:}A wearable device that is very popular recently. [/font] [font=微软雅黑] "Weight loss" is a timeless topic, no matter...
Aguilera DIY/Open Source Hardware
Integrated Circuit Tester
Hello: You can judge whether the chip is good or bad with simple operation! IC41C16256-25K functional tester is the latest dedicated chip tester launched by CECCLab, which has the characteristics of s...
cecc-2010 Test/Measurement
Looking for a complete solution for SD card video recorder
Technical requirements: 1. Imaging equipment: 1/3 inch color CCD 2. Minimum pixel: 640×480 3. Minimum horizontal resolution: 420 lines 4. Compression method: MPEG-4, H.263 5. Minimum frame rate: 30fps...
zyf1987 DSP and ARM Processors

Popular Articles

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1260  2557  1559  903  1850  26  52  32  19  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号