EEWORLDEEWORLDEEWORLD

Part Number

Search

M1AGL1000V2-UC144

Description
FPGA, 24576 CLBS, 1000000 GATES, 108 MHz, PBGA144
Categorysemiconductor    Programmable logic devices   
File Size6MB,212 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

M1AGL1000V2-UC144 Overview

FPGA, 24576 CLBS, 1000000 GATES, 108 MHz, PBGA144

M1AGL1000V2-UC144 Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals144
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage1.58 V
Minimum supply/operating voltage1.14 V
Rated supply voltage1.2 V
Processing package description13 X 13 MM, 1.45 MM HEIGHT, 1 MM PITCH, HALOGEN FREE AND ROHS COMPLIANT, FBGA-144
Lead-freeYes
EU RoHS regulationsYes
stateACTIVE
CraftsmanshipCMOS
packaging shapeSQUARE
Package SizeGRID ARRAY, LOW PROFILE
surface mountYes
Terminal formBALL
Terminal spacing1 mm
terminal coatingTIN SILVER COPPER
Terminal locationBOTTOM
Packaging MaterialsPLASTIC/EPOXY
Temperature levelINDUSTRIAL
organize24576 CLBS, 1000000 GATES
Maximum FCLK clock frequency108 MHz
Number of configurable logic modules24576
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Number of equivalent gate circuits1.00E6
v1.3
IGLOO Low-Power Flash FPGAs
with Flash*Freeze Technology
Features and Benefits
Low Power
1.2 V to 1.5 V Core Voltage Support for Low Power
Supports Single-Voltage System Operation
5 µW Power Consumption in Flash*Freeze Mode
Low-Power Active FPGA Operation
Flash*Freeze Technology Enables Ultra-Low Power
Consumption while Maintaining FPGA Content
• Easy Entry to / Exit from Ultra-Low-Power Flash*Freeze
Mode
®
Advanced I/O
700 Mbps DDR, LVDS-Capable I/Os (AGL250 and above)
1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 4 Banks per Chip
Single-Ended
I/O
Standards:
LVTTL,
LVCMOS
3.3 V / 2.5 V / 1.8 V / 1.5 V / 1.2 V, 3.3 V PCI / 3.3 V PCI-X
1
, and
LVCMOS 2.5 V / 5.0 V Input
1
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-
LVDS (AGL250 and above)
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold-Sparing I/Os
Programmable Output Slew Rate
1
and Drive Strength
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the IGLOO Family
1
High Capacity
• 15 k to 1 Million System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Reprogrammable Flash Technology
130-nm, 7-Layer Metal, Flash-Based CMOS Process
Live-at-Power-Up (LAPU) Level 0 Support
Single-Chip Solution
Retains Programmed Design When Powered Off
Clock Conditioning Circuit (CCC) and PLL
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM
®
-enabled IGLOO
®
devices) via JTAG (IEEE 1532–compliant)
1
• FlashLock
®
to Secure FPGA Contents
• Six CCC Blocks, One with an Integrated PLL
• Configurable
Phase
Shift, Multiply/Divide,
Delay
Capabilities, and External Feedback
• Wide Input Frequency Range (1.5 MHz up to 250 MHz)
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
1
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
1
• True Dual-Port SRAM (except ×18)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in IGLOO FPGAs
• M1 IGLOO Devices—Cortex™-M1 Soft Processor Available
with or without Debug
AGL060
60 k
512
1,536
10
18
4
1k
Yes
1
18
2
96
CS121
QN132
VQ100
FG144
5
AGL125
125 k
1,024
3,072
16
36
8
1k
Yes
1
18
2
133
CS196
QN132
VQ100
FG144
AGL250
AGL400
AGL600
AGL1000
M1AGL250 M1AGL400 M1AGL600 M1AGL1000
250 k
400 k
600 k
1M
2,048
6,144
9,216
13,824
24,576
24
36
53
32
36
54
108
144
8
12
24
32
1k
1k
1k
1k
Yes
Yes
Yes
Yes
1
1
1
1
18
18
18
18
4
4
4
4
143
194
235
300
CS196
4
QN132
4,5
VQ100
FG144
CS196
CS281
CS281
IGLOO Product Family
IGLOO Devices
ARM-Enabled IGLOO Devices
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
Flash*Freeze Mode (typical, µW)
RAM kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Bits
Secure (AES) ISP
1
Integrated PLL in CCCs
2
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
UC/CS
QFN
VQFP
FBGA
AGL015
15 k
128
384
5
1k
6
2
49
QN68
AGL030
30 k
256
768
5
1k
6
2
81
UC81/CS81
QN48, QN68,
QN132
VQ100
FG144,
FG256,
FG484
FG144,
FG256,
FG484
FG144,
FG256,
FG484
Notes:
1. AES is not available for ARM-enabled IGLOO devices.
2.
3.
4.
5.
6.
AGL060 in CS121 does not support the PLL.
Six chip (main) and twelve quadrant global networks are available for AGL060 and above.
The M1AGL250 device does not support this package.
Device/package support TBD
For higher densities and support of additional features, refer to the
IGLOOe Low-Power Flash FPGAs with Flash*Freeze
Technology
handbook.
‡ Supported only by AGL015 and AGL030 devices.
I
1 AGL015 and AGL030 devices do not support this feature.
December 2008
© 2008 Actel Corporation
We should also pay attention to the development of the global semiconductor industry
Analysis on the Development of Global Semiconductor Industry2005-01-13 Source: China Electronics News  Market conditions: excitement and confusion coexist  The most fundamental reason for the cyclical...
fighting Analog electronics
Can resettable fuses be connected in parallel?
I have some 1.1A resettable fuses, and now I want a 2A fusing current. Can I use them in parallel? Considering the characteristic of fuses is that the impedance increases with the current, they should...
nemo1991 Integrated technical exchanges
More than half a year has passed. What has your work brought you?
[size=5] Half a year has passed in a flash, and every day is either busy or leisurely. I would like to ask, what do you think you have gained from working so far this year? Or what have you learned fr...
yijindz Talking about work
About LM3S uDMA problem
In the data sheet, I saw that the dedicated channels of uDMA include general timer, USB, UART, Ethernet, ADC, etc. They are channels 0-31 respectively. Why in the API functions of the peripheral drive...
cdlyz90 Microcontroller MCU
MEMS Classic Books
A classic MEMS textbook, a must-read for MEMS beginners. [url]https://download.eeworld.com.cn/detail/flyhearted/551473[/url]...
快羊加鞭 Download Centre
Brief analysis of the working principle of DSP
There are two ways to understand DSP:  1) Broadly speaking: digital signal processing;  it uses a digital signal processing system to process signals in digital form, and finally obtains a signal form...
Jacktang DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 585  899  943  482  1159  12  19  10  24  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号