EEWORLDEEWORLDEEWORLD

Part Number

Search

ZL30102QDG1

Description
Telecom Circuit, 1-Func, PQFP64
CategoryWireless rf/communication    Telecom circuit   
File Size315KB,48 Pages
ManufacturerMicrochip
Websitehttps://www.microchip.com
Download Datasheet Parametric View All

ZL30102QDG1 Online Shopping

Suppliers Part Number Price MOQ In stock  
ZL30102QDG1 - - View Buy Now

ZL30102QDG1 Overview

Telecom Circuit, 1-Func, PQFP64

ZL30102QDG1 Parametric

Parameter NameAttribute value
package instructionTFQFP,
Reach Compliance Codecompliant
JESD-30 codeS-PQFP-G64
length10 mm
Number of functions1
Number of terminals64
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeTFQFP
Package shapeSQUARE
Package formFLATPACK, THIN PROFILE, FINE PITCH
Maximum seat height1.2 mm
Nominal supply voltage1.8 V
surface mountYES
Telecom integrated circuit typesTELECOM CIRCUIT
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
width10 mm
Base Number Matches1
ZL30102
T1/E1 Stratum 4/4E Redundant System
Clock Synchronizer for DS1/E1 and H.110
Data Sheet
Features
Synchronizes to clock-and-sync-pair to maintain
minimal phase skew between an H.110 primary
master clock and a secondary master clock
Supports Telcordia GR-1244-CORE Stratum 4 and
4E
Supports ITU-T G.823 and G.824 for 2048 kbit/s
and 1544 kbit/s interfaces
Supports ANSI T1.403 and ETSI ETS 300 011 for
ISDN primary rate interfaces
Simple hardware control interface
Manual and Automatic hitless reference switching
between any combination of valid input reference
frequencies
Accepts three input references and synchronizes
to any combination of 8 kHz, 1.544 MHz,
2.048 MHz, 8.192 MHz or 16.384 MHz inputs
Provides a range of clock outputs: 1.544 MHz,
2.048 MHz, 3.088 MHz, 6.312 MHz, 16.384 MHz
and either 4.096 MHz and 8.192 MHz or
32.768 MHz and 65.536 MHz
Provides 5 styles of 8 kHz framing pulses
Holdover frequency accuracy of 1x10
-7
Ordering Information
ZL30102QDG1 64 pin TQFP* Trays, Bake & Drypack
*Pb Free Matte Tin
April 2010
-40°C to +85°C
Provides Lock, Holdover and selectable Out of
Range indication
Attenuates wander from 1.8 Hz
Less than 0.6 ns
pp
intrinsic jitter on all output
clocks
External master clock source: Clock Oscillator or
Crystal
Applications
Synchronization and timing control for multi-trunk
DS1/ E1 terminal systems such as DSLAMs,
Gateways and PBXs
Clock and frame pulse source for H.110 CT Bus,
ST-BUS, GCI and other time division multiplex
(TDM) buses
OSCi OSCo
Master Clock
REF0
REF1
REF2
REF2_SYNC
REF_FAIL0
REF_FAIL1
REF_FAIL2
OOR_SEL
REF_SEL1:0
State Machine
RST
Reference
Monitor
TIE
Corrector
Enable
TIE_CLR
FASTLOCK
LOCK
OUT_SEL
MUX
TIE
Corrector
Circuit
Virtual
Reference
DPLL
Mode
Control
E1
Synthesizer
C2o
C4/C65o
C8/C32o
C16o
F4/F65o
F8/F32o
F16o
C1.5o
C3o
C6o
DS1
Synthesizer
DS2
Synthesizer
Frequency
Select
MUX
IEEE
1149.1a
TRST
MODE_SEL1:0 SEC_MSTR
HMS
HOLDOVER
TCK TDI
TMS TDO
Figure 1 - Functional Block Diagram
1
Zarlink Semiconductor Inc.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright 2004-2010, Zarlink Semiconductor Inc. All Rights Reserved.

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1312  1325  177  1998  2302  27  4  41  47  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号