EEWORLDEEWORLDEEWORLD

Part Number

Search

74SSTVN16859CNLG/W

Description
VFQFPN-56, Reel
Categorylogic    logic   
File Size203KB,8 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance  
Download Datasheet Parametric Compare View All

74SSTVN16859CNLG/W Overview

VFQFPN-56, Reel

74SSTVN16859CNLG/W Parametric

Parameter NameAttribute value
Brand NameIntegrated Device Technology
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeVFQFPN
package instruction,
Contacts56
Manufacturer packaging codeNLG56
Reach Compliance Codecompliant
JESD-609 codee3
Logic integrated circuit typeD FLIP-FLOP
Humidity sensitivity level3
Peak Reflow Temperature (Celsius)260
Terminal surfaceMatte Tin (Sn)
Maximum time at peak reflow temperatureNOT SPECIFIED
Base Number Matches1
IDT74SSTVN16859C
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
IDT74SSTVN16859C
BUFFER WITH SSTL I/O
FEATURES:
1:2 registered output buffer
2.3V to 2.7V operation for PC1600, PC2100, and PC2700
2.5V to 2.7V operation for PC3200
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin VFQFPN and 64 pin TSSOP packages
APPLICATIONS:
The SSTVN16859C is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
for PC1600 - PC2700 and 2.5V-2.7V V
DD
for PC3200, and
supports low standby operation. All data inputs and outputs are SSTL_2
level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
DESCRIPTION:
• Ideally suited for stacked DIMM DDR registered applications
• Along with CSPT857C/D, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
RESET
51
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2004 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
OCTOBER 2004
DSC 6517/1

74SSTVN16859CNLG/W Related Products

74SSTVN16859CNLG/W 74SSTVN16859CNLG8 74SSTVN16859CNLG 74SSTVN16859CPAG8 74SSTVN16859CPAG
Description VFQFPN-56, Reel VFQFPN-56, Reel VFQFPN-56, Tray TSSOP-64, Reel TSSOP-64, Tube
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
Is it lead-free? Lead free Lead free Lead free Lead free Lead free
Is it Rohs certified? conform to conform to conform to conform to conform to
Parts packaging code VFQFPN VFQFPN VFQFPN TSSOP TSSOP
Contacts 56 56 56 64 64
Manufacturer packaging code NLG56 NLG56 NLG56 PAG64 PAG64
Reach Compliance Code compliant compliant unknown compliant unknown
JESD-609 code e3 e3 e3 e3 e3
Humidity sensitivity level 3 3 3 1 1
Peak Reflow Temperature (Celsius) 260 260 260 260 260
Terminal surface Matte Tin (Sn) MATTE TIN Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) - annealed
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
Base Number Matches 1 1 1 1 1
Logic integrated circuit type D FLIP-FLOP D FLIP-FLOP - D FLIP-FLOP -
ECCN code - EAR99 EAR99 EAR99 EAR99
Certification status - Not Qualified Not Qualified Not Qualified Not Qualified

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1575  1097  2394  1540  1196  32  23  49  25  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号