EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT5V9910A-7SO

Description
3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR
File Size58KB,6 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Compare View All

IDT5V9910A-7SO Overview

3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR

IDT5V9910A
3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V LOW SKEW
PLL CLOCK DRIVER
TURBOCLOCK™ JR.
FEATURES:
Eight zero delay outputs
<250ps of output to output skew
Selectable positive or negative edge synchronization
Synchronous output enable
Output frequency: 15MHz to 85MHz
3 skew grades:
IDT5V9910A-2: t
SKEW0
<250ps
IDT5V9910A-5: t
SKEW0
<500ps
IDT5V9910A-7: t
SKEW0
<750ps
3-level inputs for PLL range control
PLL bypass for DC testing
External feedback, internal loop filter
12mA balanced drive outputs
Low Jitter: <200ps peak-to-peak
Available in SOIC package
IDT5V9910A
DESCRIPTION:
The IDT5V9910A is a high fanout phase locked-loop clock driver
intended for high performance computing and data-communications appli-
cations. It has eight zero delay LVTTL outputs.
When the GND/sOE pin is held low, all the outputs are synchronously
enabled. However, if GND/sOE is held high, all the outputs except Q
2
and
Q
3
are synchronously disabled.
Furthermore, when the V
CCQ
/PE is held high, all the outputs are
synchronized with the positive edge of the REF clock input. When V
CCQ
/
PE is held low, all the outputs are synchronized with the negative edge of
REF.
The FB signal is compared with the input REF signal at the phase detector
in order to drive the VCO. Phase differences cause the VCO of the PLL to
adjust upwards or downwards accordingly.
An internal loop filter moderates the response of the VCO to the phase
detector. The loop filter transfer function has been chosen to provide minimal
jitter (or frequency variation) while still providing accurate responses to input
frequency changes.
FUNCTIONAL BLOCK DIAGRAM
V
CCQ
/PE
GND/sOE
Q
0
Q
1
Q
2
Q
3
PLL
REF
Q
4
Q
5
FS
Q
6
Q
7
FB
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2001
Integrated Device Technology, Inc.
SEPTEMBER 2001
DSC 5847/1

IDT5V9910A-7SO Related Products

IDT5V9910A-7SO IDT5V9910A IDT5V9910A-2SO IDT5V9910A-2SOI IDT5V9910A-5SO IDT5V9910A-5SOI IDT5V9910A-7SOI
Description 3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR 3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR 3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR 3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR 3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR 3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR 3.3V LOW SKEW PLL CLOCK DRIVER TURBOCLOCK JR

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2146  966  217  1208  1307  44  20  5  25  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号