EEWORLDEEWORLDEEWORLD

Part Number

Search

ASM2I3805DG-20-DT

Description
Low Skew Clock Driver, 3805 Series, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, GREEN, QSOP-20
Categorylogic    logic   
File Size495KB,12 Pages
ManufacturerALSC [Alliance Semiconductor Corporation]
Environmental Compliance
Download Datasheet Parametric View All

ASM2I3805DG-20-DT Overview

Low Skew Clock Driver, 3805 Series, 5 True Output(s), 0 Inverted Output(s), CMOS, PDSO20, GREEN, QSOP-20

ASM2I3805DG-20-DT Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeQSOP
package instructionSSOP,
Contacts20
Reach Compliance Codeunknown
series3805
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G20
JESD-609 codee3
length8.65 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Number of functions2
Number of inverted outputs
Number of terminals20
Actual output times5
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius)250
propagation delay (tpd)3 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.27 ns
Maximum seat height1.73 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
Maximum time at peak reflow temperature40
width3.9 mm
Base Number Matches1
June 2005
rev 0.2
3.3V CMOS Dual 1-To-5 Clock Driver
Features
Advanced CMOS Technology
Guaranteed low skew < 200pS (max)
Very low propagation delay < 2.5nS (max)
Very low duty cycle distortion < 270pS (max)
Very low CMOS power levels
Operating frequency up to 166MHz
TTL compatible inputs and outputs
Inputs can be driven from 3.3V or 5V components
Two independent output banks with 3-state control
1:5 fanout per bank
ASM2P3805X
Where X =D for 133MHz Operation
X =E for 166MHz Operation
"Heartbeat" monitor output
V
CC
= 3.3V ± 0.3V
Available in SSOP and QSOP Packages
ASM2P3805X
Functional Description
The ASM2P3805X is a 3.3V clock driver built using
advanced CMOS technology. The device consists of two
banks of drivers, each with a 1:5 fanout and its own output
enable control. The device has a "heartbeat" monitor for
diagnostics and PLL driving. The MON output is identical to
all other outputs and complies with the output specifications
in this document. The ASM2P3805X offers low capacitance
inputs. The ASM2P3805X is designed for high speed clock
distribution where signal quality and skew are critical. The
ASM2P3805X also allows single point-to-point transmission
line driving in applications such as address distribution,
where one signal must be distributed to multiple receivers
with low skew and high signal quality.
Pin Diagram
Block Diagram
OE
A
IN
A
5
OA
1
– OA
5
V
CCA
OA
1
OA
2
OA
3
GND
A
1
2
3
4
5
6
7
8
9
10
20
V
CCB
OB
1
OB
2
OB
3
GND
B
OB
4
OB
5
MON
OE
B
IN
B
IN
B
OE
B
5
OB
1
– OB
5
OA
4
OA
5
GND
Q
MON
A
S
M
2
P
3
8
0
5
X
19
18
17
16
15
14
13
12
11
OE
A
IN
A
Alliance Semiconductor
2575, Augustine Drive
Santa Clara, CA
Tel: 408.855.4900
Fax: 408.855.4999
www.alsc.com
Notice: The information in this document is subject to change without notice.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2725  1185  2261  2202  769  55  24  46  45  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号