EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX32A-3BG329A

Description
Field Programmable Gate Array, 2880-Cell, CMOS, PBGA329,
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,83 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Download Datasheet Parametric View All

A54SX32A-3BG329A Overview

Field Programmable Gate Array, 2880-Cell, CMOS, PBGA329,

A54SX32A-3BG329A Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
package instructionBGA, BGA329,23X23,50
Reach Compliance Codecompliant
JESD-30 codeS-PBGA-B329
Number of entries249
Number of logical units2880
Output times249
Number of terminals329
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA329,23X23,50
Package shapeSQUARE
Package formGRID ARRAY
power supply2.5,3.3/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Base Number Matches1
v4.0
SX-A Family FPGAs
Le a di n g- E d ge P er f o r m a n ce
u e
• 250 MHz System Performance
• 350 MHz Internal Performance
• 3.8 ns Clock-to-Out (Pad-to-Pad)
S p e ci f i c a t i on s
12,000 to 108,000 Available System Gates
Up to 360 User-Programmable I/O Pins
Up to 2,012 Dedicated Flip-Flops
0.22
µ
/0.25
µ
CMOS Process Technology
• Configurable I/O Support for 3.3V/5V PCI, 5V TTL,
3.3V LVTTL, 2.5V LVCMOS2
• 2.5V, 3.3V, and 5V Mixed-Voltage Operation with 5V Input
Tolerance and 5V Drive Strength
• Devices Support Multiple Temperature Grades
• Configurable Weak-Resistor Pull-up or Pull-down for
Outputs at Power-up
• Individual Output Slew Rate Control
• Up to 100% Resource Utilization and 100% Pin Locking
• Deterministic, User-Controllable Timing
• Unique In-System Diagnostic and Verification Capability
with Silicon Explorer II
• Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
• Actel’s Secure Programming Technology with FuseLock™
Prevents Reverse Engineering and Design Theft
Fe a t ur es
• Hot-Swap Compliant I/Os
• Power-up/down Friendly (No Sequencing Required for
Supply Voltages)
• 66 MHz PCI Compliant
• Single-Chip Solution
• Nonvolatile
SX - A P r od u ct P r o f i l e
Device
A54SX08A
A54SX16A
A54SX32A
A54SX72A
Capacity
Typical Gates
8,000
16,000
32,000
72,000
System Gates
12,000
24,000
48,000
108,000
Logic Modules
768
1,452
2,880
6,036
Combinatorial Cells
512
924
1,800
4,024
Register Cells
Dedicated Flip-Flops
256
528
1,080
2,012
Maximum Flip-Flops
512
990
1,980
4,024
Maximum User I/Os
130
180
249
360
3
3
3
3
Global Clocks
Quadrant Clocks
0
0
0
4
Boundary Scan Testing
Yes
Yes
Yes
Yes
3.3V/5V PCI
Yes
Yes
Yes
Yes
Clock-to-Out
4.2 ns
4.6 ns
4.7 ns
5.8 ns
Input Set-Up (External)
0 ns
0 ns
0 ns
0 ns
Speed Grades
–F, Std, –1, –2, –3 –F, Std, –1, –2, –3 –F, Std, –1, –2, –3 –F, Std, –1, –2, –3
Temperature Grades
C, I, A
C, I, M, A
C, I, M, A
C, I, M, A
Package
(by pin count)
208
208
208
PQFP
208
100, 144
100, 144, 176
TQFP
100, 144
329
PBGA
256, 484
144, 256
144, 256, 484
FBGA
144
208, 256
208, 256
CQFP*
Note:
For more information about the CQFP package options, refer to the
HiRel SX-A
datasheet at:
www.actel.com/documents/HRSXADS.pdf
A p r i l 20 0 3
1
© 2001 Actel Corporation

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2310  592  1837  690  1100  47  12  37  14  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号