EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD44647366F5-E27-FQ1

Description
QDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, PLASTIC, BGA-165
Categorystorage    storage   
File Size480KB,36 Pages
ManufacturerNEC Electronics
Download Datasheet Parametric View All

UPD44647366F5-E27-FQ1 Overview

QDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 15 X 17 MM, PLASTIC, BGA-165

UPD44647366F5-E27-FQ1 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
package instruction15 X 17 MM, PLASTIC, BGA-165
Reach Compliance Codecompliant
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length17 mm
memory density75497472 bit
Memory IC TypeQDR SRAM
memory width36
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.51 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
Base Number Matches1
PRELIMINARY DATA SHEET
MOS INTEGRATED CIRCUIT
μ
PD44647094, 44647184, 44647364, 44647096, 44647186, 44647366
72M-BIT QDR
TM
II+ SRAM
2.0 & 2.5 Cycle Read Latency
4-WORD BURST OPERATION
Description
The
μ
PD44647094 and
μ
PD44647096 are 8,388,608-word by 9-bit, the
μ
PD44647184 and
μ
PD44647186 are
4,194,304-word by 18-bit and the
μ
PD44647364 and
μ
PD44647366 are 2,097,152-word by 36-bit synchronous quad data
rate static RAMs fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.
The
μ
PD44647xx4 is for 2.0 cycle and the
μ
PD44647xx6 is for 2.5 cycle read latency. The
μ
PD44647094,
μ
PD44647096,
μ
PD44647184,
μ
PD44647186,
μ
PD44647364 and
μ
PD44647366 integrate unique synchronous
peripheral circuitry and a burst counter. All input registers controlled by an input clock pair (K and K#) are latched on
the positive edge of K and K#.
These products are suitable for application which require synchronous operation, high speed, low voltage, high density
and wide bit configuration.
These products are packaged in 165-pin PLASTIC BGA.
Features
Core (V
DD
) = 1.8 ± 0.1 V power supply
I/O (V
DD
Q) = 1.5 ± 0.1 V power supply
165-pin PLASTIC BGA (15x17)
HSTL interface
PLL circuitry for wide output data valid window and future frequency scaling
Separate independent read and write data ports with concurrent transactions
100% bus utilization DDR READ and WRITE operation
Four-tick burst for reduced address frequency
Two input clocks (K and K#) for precise DDR timing at clock rising edges only
Two Echo clocks (CQ and CQ#)
Data Valid pin (QVLD) supported
Read latency : 2.0 & 2.5 clock cycles (Not selectable by user)
Internally self-timed write control
Clock-stop capability. Normal operation is restored in 2,048 cycles after clock is resumed.
User programmable impedance output (35 to 70
Ω)
Fast clock cycle time : 2.66 ns (375 MHz) for 2.0 cycle read latency,
2.5 ns (400 MHz) for 2.5 cycle read latency
Simple control logic for easy depth expansion
JTAG 1149.1 compatible test access port
The information in this document is subject to change without notice. Before using this document, please
confirm that this is the latest version.
Not all products and/or types are available in every country. Please check with an NEC Electronics
sales representative for availability and additional information.
Document No. M18526EJ1V0DS00 (1st edition)
Date Published November 2006 NS CP(N)
Printed in Japan
2006

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1809  1589  1324  2771  77  37  32  27  56  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号