EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61580V6-520W

Description
Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 48.30 X 25.40 MM, 3.81 MM HEIGHT, FP-70
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size563KB,44 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61580V6-520W Overview

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 48.30 X 25.40 MM, 3.81 MM HEIGHT, FP-70

BU-61580V6-520W Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeDFP
package instructionDFP,
Contacts70
Reach Compliance Codecompliant
Address bus width16
boundary scanNO
maximum clock frequency16 MHz
letter of agreementMIL STD 1553A; MIL STD 1553B
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
Maximum data transfer rate0.125 MBps
External data bus width16
JESD-30 codeR-CDFP-F70
JESD-609 codee0
low power modeNO
Number of serial I/Os2
Number of terminals70
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Filter levelMIL-STD-883
Maximum seat height3.81 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1
BU-65170/61580 and BU-61585
MIL-STD-1553A/B NOTICE 2 RT and BC/RT/MT,
ADVANCED COMMUNICATION ENGINE (ACE)
ACE User’s Guide
Also Available
DESCRIPTION
DDC's BU-65170, BU-61580 and
BU-61585 Bus Controller / Remote
Terminal
/
Monitor
Terminal
(BC/RT/MT)
A d v a n c e d
Communication Engine (ACE) termi-
nals comprise a complete integrated
interface between a host processor
and a MIL-STD-1553 A and B or
STANAG 3838 bus.
The ACE series is packaged in a 1.9 -
square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM)
ceramic package that is well suited for
applications with stringent height
requirements.
The BU-61585 ACE integrates dual
transceiver, protocol, memory man-
agement, processor interface logic,
and a total of 12K words of RAM in a
choice of DIP or flat pack packages.
The BU-61585 requires +5 V power
and either -15 V or -12 V power.
The BU-61585 internal RAM can be
configured as 12K x 16 or 8K x 17.
The 8K x 17 RAM feature provides
capability for memory integrity check-
ing by implementing RAM parity gen-
eration and verification on all access-
es. To minimize board space and
“glue” logic, the ACE provides ultimate
flexibility in interfacing to a host
processor and internal/external RAM.
The advanced functional architecture
of the ACE terminals provides soft-
ware
compatibility
to
DDC's
Advanced Integrated Multiplexer (AIM)
series hybrids, while incorporating a
multiplicity of architectural enhance-
ments. It allows flexible operation
while off-loading the host processor,
ensuring data sample consistency,
and supports bulk data transfers.
The ACE hybrids may be operated at
either 12 or 16 MHz. Wire bond
options allow for programmable RT
address (hardwired is standard) and
external transmitter inhibit inputs.
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Interface
Flexible Processor/Memory
Standard 4K x 16 RAM and
Optional RAM Parity
Optional 12K x 16 or 8K x 17 RAM
Available
Generation/Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable Illegalization
Selective Message Monitor
Simultaneous RT/Monitor Mode
TX/RX_A
SHARED
RAM
CH. A
TRANSCEIVER
A
DATA
BUFFERS
PROCESSOR
DATA BUS
*
TX/RX_A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
D15-D0
TX/RX_B
ADDRESS BUS
ADDRESS
BUFFERS
A15-A0
PROCESSOR
ADDRESS BUS
CH. B
TRANSCEIVER
B
TX/RX_B
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
IOEN, MEMENA-OUT, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RT ADDRESS
RTAD4-RTAD0, RTADP
INCMD
MISCELLANEOUS
CLK_IN, TAG_CLK,
MSTCLR,SSFLAG/EXT_TRG
* SEE ORDERING INFORMATION FOR AVAILABLE MEMORY
FIGURE 1. ACE BLOCK DIAGRAM
©
1992, 1999 Data Device Corporation
[GD32F310 Review] Development Environment Test
After I got this chip, I found it to be much smaller than I had imagined. However, according to our plan last week, the peripheral resources of this chip can basically adapt to the task of driving a m...
javnson GD32 MCU
Who will dominate the diversified development of China's video surveillance market?
近些年,随着全球安全意识提升,视频监控市场不断增长。尽管全球经济危机导致许多行业发展受阻,但ABIResearch数据显示,2008年全球视频监控市场仍然保持了10%的增长率;而在09年经济开始复苏之际该市场仍继续加速增长。该分析机构还预测,2014年整个视频监控市场价值将超过410亿美元。受“平安城市”、展会赛事、行业安防等因素拉动,中国视频监控市场也在快速增长。视频监控市场的蓬勃发展为芯片厂商...
xyh_521 Industrial Control Electronics
Is there a way to determine the cache of UART read and write in MicroPython?
def uart_action(action,receive_uart="u1"): print("PREPARE SENDING ACTION") print(action) if isinstance(action,(bytes,bytearray)): for o in action: u4.writechar(o) else: u4.write(action) timeout = WRIT...
hb4daemon MicroPython Open Source section
Mobile phones have become highly intelligent and integrated terminal devices
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:00[/i] Network, terminal and application are the three cornerstones of the communication industry, and they support and complement each...
亲善大使 Mobile and portable
Problems with using the COM port to drive the electronic cash drawer
Many electronic cash boxes are now driven by printers, but the price of printers is too expensive. I checked the information and found that the general electronic cash box is led by two wires, and the...
nx0105 Embedded System
Who has the 8962 clock network diagram? What is the CAN module input clock?
I don't understand the baud rate configuration of CAN in the TI example. Who provides the clock for the CAN module? There is a paragraph in the description of TI CANBitTimingSet() function:The equatio...
lee_jl Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 223  426  2503  12  2092  5  9  51  1  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号