EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61845F3-390W

Description
Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQFP72, QFP-72
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size449KB,60 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61845F3-390W Overview

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQFP72, QFP-72

BU-61845F3-390W Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeQFP
package instructionQFF,
Contacts72
Reach Compliance Codecompliant
Address bus width16
boundary scanNO
maximum clock frequency20 MHz
letter of agreementMIL-STD-1553A; MIL-STD-1553B; STANAG-3838
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
Maximum data transfer rate0.125 MBps
External data bus width16
JESD-30 codeS-CQFP-F72
JESD-609 codee0
length25.4 mm
low power modeNO
Number of serial I/Os2
Number of terminals72
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height3.94 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width25.4 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1
BU-6174X/6184X/6186X
ENHANCED MINIATURE ADVANCED
COMMUNICATIONS ENGINE
[ENHANCED MINI-ACE/µ-ACE (MICRO-ACE)]
FEATURES
Make sure the next
Card you purchase
has...
®
Fully Integrated 1553A/B Notice 2,
McAir, STANAG 3838 Interface Terminal
Compatible with Mini-ACE (Plus)
and ACE Generations
Choice of :
-
RT or BC/RT/MT In Same Footprint
- RT or BC/RT/MT with 4K RAM
- BC/RT/MT with 64K RAM, and RAM
parity
Choice of 5V or 3.3V Logic
• Package Options:
- 1" Square Ceramic Flat Pack or
Gull Wing
- 0.815" Square BGA (µ-ACE)
DESCRIPTION
The Enhanced Miniature Advanced Communications Engine (Enhanced
Mini-ACE) and µ-ACE (Micro-ACE) family of MIL-STD-1553 terminals pro-
vide complete interfaces between a host processor and a 1553 bus, and
integrate dual transceiver, protocol logic, and 4K or 64K words of RAM.
At 0.815" square, the µ-ACE (BGA package) option provides the
smallest footprint in the industry.
The terminals are powered by a choice of 5V or 3.3V logic.
Multiprotocol support of MIL-STD-1553A/B and STANAG 3838, includ-
ing versions incorporating McAir compatible transmitters, is provided.
There is a choice of 10, 12, 16, or 20 MHz clocks. The BC/RT/MT ver-
sions with 64K words of RAM include built-in RAM parity checking.
BC features include a built-in message sequence control engine, with
a set of 20 instructions. This feature provides an autonomous means
of implementing multi-frame message scheduling, message retry
schemes, data double buffering, asynchronous message insertion,
and reporting to the host CPU. The Enhanced Mini-ACE/µ-ACE incor-
porates a fully autonomous built-in self-test, providing comprehensive
testing of the internal protocol logic and/or RAM.
The RT offers the same choices of subaddress buffering as the ACE
and Mini-ACE (Plus), along with a global circular buffering option,
50% rollover interrupt for circular buffers, an interrupt status queue,
and an "Auto-boot" option to support MIL-STD-1760.
The terminals provide the same flexibility in host interface configura-
tions as the ACE/Mini-ACE, along with a reduction in the host proces-
sor's worst case holdoff time. Most software features are compatible
with the previous generations of the Mini-ACE (Plus) and ACE series.
5V Transceiver with 1760 and McAir
Compatible Options
Comprehensive Built-In Self-Test
Flexible Processor/Memory Interface,
with Reduced Host Wait Time
Choice of 10, 12, 16, or 20 MHz Clock
Highly Autonomous BC with
Built-In Message Sequence Control:
- Frame Scheduling
- Branching
- Asynchronous Message Insertion
- General Purpose Queue
- User-defined Interrupts
Advanced RT Functions
- Global Circular Buffering
- Interrupt Status Queue
- 50% Circular Buffer Rollover
Interrupts
Selective Message Monitor
- Selection by Address, T/R Bit,
Subaddress
- Command and Data Stacks
- 50% and 100% Stack Rollover
Interrupts
FOR MORE INFORMATION CONTACT:
µ-ACE
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7234
©
2000 Data Device Corporation
[Challenging Energia-ID0202A] A Preliminary Study on TI-MSP430 valueLine
2.1 The MSP430G2 series is in the entry-level product line of Launchpad, which is classified as valueLine on the website. It means the best cost-effectiveness. Of course, MSP432 does not let go of MSP...
北方 TI Technology Forum
[Mil MYD-YA15XC-T Review] + Using ffmpeg audio and video processing software to process multimedia files (Part 1)
A common requirement in multimedia audio and video processing applications is to add watermark text, image logo, etc. to videos or images. The following is an introduction to ffmpeg: FFmpeg is an open...
dql2016 Special Edition for Assessment Centres
Is there a future in single-chip microcomputer development?
I have read a lot of posts online recently and I feel that the salary for MCU development is low and there is no future. I will also be engaged in MCU development when I graduate next year, but I feel...
天天流浪 Embedded System
PCA82C250 CAN Transceiver Application Guide
ISO 11898[3] is an international standard for high-speed communications in vehicles using the CAN general protocol. The basic purpose of this standard is to define the data link layer and the physical...
rain RF/Wirelessly
[SynPlify technical problem] An error occurred during synthesis, and the error is very strange
When using SYNPLIFY for synthesis, the following error occurs: internal error in m_proasic.exe. I use ACTEL's development software , but if the same code is synthesized with QUARTUS, this error will n...
eeleader FPGA/CPLD
[RISC-V MCU CH32V103 Evaluation] + FATFS and mount SD card and external storage
[i=s]This post was last edited by Single Cabbage on 2021-4-21 22:04[/i]The TF card read/write driver and W25Qxx flash driver were completed, and then the FATFS file system was transplanted. Remember t...
单片大白菜 Domestic Chip Exchange

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 606  852  2460  1545  1531  13  18  50  32  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号