EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61845G4-112

Description
Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQFP72, 1 X 1 INCH, 0.155 INCH HEIGHT, GULLWING LEAD PACKAGE-72
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size305KB,56 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61845G4-112 Overview

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQFP72, 1 X 1 INCH, 0.155 INCH HEIGHT, GULLWING LEAD PACKAGE-72

BU-61845G4-112 Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codeQFP
package instructionQFP,
Contacts72
Reach Compliance Codecompliant
Address bus width16
boundary scanNO
maximum clock frequency20 MHz
letter of agreementMIL-STD-1553
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
Maximum data transfer rate0.125 MBps
External data bus width16
JESD-30 codeS-CQFP-G72
JESD-609 codee0
length25.4 mm
low power modeNO
Number of serial I/Os2
Number of terminals72
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFP
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Filter levelMIL-PRF-38534
Maximum seat height4.346 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width25.4 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1
BU-6174X/6184X/6186X
ENHANCED MINIATURE ADVANCED
COMMUNICATIONS ENGINE
(ENHANCED MINI-ACE)
FEATURES
DESCRIPTION
The Enhanced Mini-ACE family of
MIL-STD-1553 terminals provide
complete interfaces between a host
processor and a 1553 bus. These
terminals integrate dual transceiver,
protocol logic, and 4K words or 64K
words of RAM.
With a 1.0 inch square package, the
Enhanced Mini-ACE is nearly 100%
footprint and software compatibile
with the previous generation Mini-
ACE (Plus) terminals, and is soft-
ware compatibile with the older ACE
series.
The Enhanced Mini-ACE is powered
by a choice 5V, or 5V/3.3V (3.3V
logic). Multiprotocol support of
MIL-STD-1553A/B and STANAG
3838, including versions incorporat-
ing McAir compatible transmitters, is
provided. There is a choice of 10, 12,
16, or 20 Mhz clocks. The BC/RT/MT
versions with 64K words of RAM
include built-in RAM parity checking.
BC features include a built-in mes-
sage sequence control engine, with
a set of 20 instructions. This provides
an autonomous means of imple-
menting
multi-frame
message
scheduling, message retry schemes,
data double buffering, asynchronous
message insertion, and reporting to
the host CPU. The Enhanced
Mini-ACE incorporates a fully
autonomous built-in self-test, which
provides comprehensive testing of
the internal protocol logic and/or
RAM.
The Enhanced Mini-ACE RT offers
the same choices of subaddress
buffering as the ACE and Mini-ACE
(Plus), along with a global circular
buffering option, 50% rollover inter-
rupt for circular buffers, an interrupt
status queue, and an "Auto-boot"
option to support MIL-STD-1760.
The Enhanced Mini-ACE terminals
provide the same flexibility in host
interface configurations as the
ACE/Mini-ACE, along with a reduc-
tion in the host processor's worst
case holdoff time.
FULLY INTEGRATED 1553A/B NOTICE 2,
COMPATIBLE WITH MINI-ACE (PLUS)
AND ACE GENERATIONS
MCAIR, STANAG 3838 INTERFACE TERMINAL
CHOICE OF :
RT OR BC/RT/MT IN SAME FOOTPRINT
RT OR BC/RT/MT WITH 4K RAM
BC/RT/MT WITH 64K RAM, WITH RAM PARITY
CHOICE OF 5V OR 3.3V LOGIC
5V TRANSCEIVER WITH 1760 AND
MCAIR COMPATIBLE OPTIONS
COMPREHENSIVE BUILT-IN SELF-TEST
FLEXIBLE PROCESSOR/MEMORY
INTERFACE, WITH REDUCED HOST WAIT TIME
CHOICE OF 10, 12, 16, OR 20 MHZ CLOCK
HIGHLY AUTONOMOUS BC WITH
BUILT-IN MESSAGE SEQUENCE CONTROL:
FRAME SCHEDULING
BRANCHING
ASYNCHRONOUS MESSAGE INSERTION
GENEERAL PURPOSE QUEUE
USER-DEFINED INTERRUPTS
ADVANCED RT FUNCTIONS
INTERRPTS
GLOBAL CIRCULAR BUFFERING
INTERRUPT STATUS QUEUE
50% CIRCULAR BUFFER ROLLOVER
TX/RX_A
SHARED
RAM
CH. A
TRANSCEIVER
A
DATA
BUFFERS
PROCESSOR
DATA BUS
*
TX/RX_A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
D15-D0
TX/RX_B
ADDRESS BUS
ADDRESS
BUFFERS
A15-A0
PROCESSOR
ADDRESS BUS
CH. B
TRANSCEIVER
B
TX/RX_B
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
IOEN, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RT ADDRESS
RTAD4-RTAD0, RTADP
INCMD
MISCELLANEOUS
CLK_IN, TAG_CLK,
MSTCLR,SSFLAG/EXT_TRG
* SEE ORDERING INFORMATION FOR AVAILABLE MEMORY
FIGURE 1. ENHANCED MINI-ACE BLOCK DIAGRAM
©
2000 Data Device Corporation
Please tell me what is the shortcut key to flip a layer in PCB in Altium Designer?
May I ask what are the shortcut keys for flipping a layer in PCB in ALTIUM DESIGNER, including left-right flipping, up-down flipping, and what are the shortcut keys for rotating the layer without flip...
深圳小花 PCB Design
Embedded Qt-Make a stopwatch
[i=s]This post was last edited by DDZZ669 on 2022-8-7 15:55[/i]Previous article: Embedded Qt - Write and run your first ARM-Qt programThis paper introduces how to write the first embedded Qt program a...
DDZZ669 ARM Technology
Serial communication and its common problems
What is serial communication Serial communication means that data is transmitted on only one line, and only one bit can be transmitted at a time. To transmit a byte, it needs to be transmitted 8 times...
可乐zzZ Integrated technical exchanges
【MSP430 Sharing】Control technology of built-in T6963C LCD display module based on MSP430
Abstract: This paper introduces the hardware design and software design technology of LCD display module with built-in T6963C and MSP430 microcontroller, and elaborates on itsThe software design ideas...
hangsky Microcontroller MCU
Help
Hey guys, I drew the schematic using the layer diagram method, but I can't generate a network table. Can anyone tell me how to do it? Thanks in advance....
20060901 FPGA/CPLD
What is the difference between PTH and NPTH
PTH is a plating through hole, which has copper in the hole wall, and is generally a via hole (VIA) and a component hole. NPTH is a non-plating through hole, which has no copper in the hole wall, and ...
咖啡不加糖 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 361  2619  1613  1484  231  8  53  33  30  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号