EEWORLDEEWORLDEEWORLD

Part Number

Search

DM2202J-12L

Description
Cache DRAM, 1MX4, 12ns, CMOS, PDSO28,
Categorystorage    storage   
File Size155KB,19 Pages
ManufacturerRamtron International Corporation (Cypress Semiconductor Corporation)
Websitehttp://www.cypress.com/
Download Datasheet Parametric View All

DM2202J-12L Overview

Cache DRAM, 1MX4, 12ns, CMOS, PDSO28,

DM2202J-12L Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
package instructionSOJ, SOJ28,.34
Reach Compliance Codeunknown
Maximum access time12 ns
I/O typeCOMMON
JESD-30 codeR-PDSO-J28
JESD-609 codee0
memory density4194304 bit
Memory IC TypeCACHE DRAM
memory width4
Number of terminals28
word count1048576 words
character code1000000
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX4
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSOJ
Encapsulate equivalent codeSOJ28,.34
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)240
power supply5 V
Certification statusNot Qualified
refresh cycle1024
self refreshYES
Maximum standby current0.001 A
Maximum slew rate0.225 mA
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Base Number Matches1
Enhanced
Features
s
s
s
Memory Systems Inc.
DM2202/2212 EDRAM
1Mb x 4 Enhanced Dynamic RAM
Product Specification
2Kbit SRAM Cache Memory for 12ns Random Reads Within a Page
Fast 4Mbit DRAM Array for 30ns Access to Any New Page
Write Posting Register for 12ns Random Writes and Burst Writes
Within a Page (Hit or Miss)
s
256-byte Wide DRAM to SRAM Bus for 14.2 Gigabytes/Sec Cache
Fill
s
On-chip Cache Hit/Miss Comparators Maintain Cache Coherency
on Writes
s
s
s
s
s
s
s
Hidden Precharge and Refresh Cycles
Write-per-bit Option (DM2212) for Parity and Video Applications
Extended 64ms Refresh Period for Low Standby Power
300 Mil Plastic SOJ and TSOP-II Package Options
+5 and +3.3 Volt Power Supply Voltage Options
Low Power, Self Refresh Mode Option
Industrial Temperature Range Option
Description
The 4Mb Enhanced DRAM (EDRAM) combines raw speed with
innovative architecture to offer the optimum cost-performance solution
for high performance local or system main memory. In most high
speed applications, no-wait-state performance can be achieved without
secondary SRAM cache and without interleaving main memory banks at
system clock speeds through 50MHz. Two-way interleave will allow no-
wait-state operation at clock speeds greater than 100MHz without the
need of secondary SRAM cache. The EDRAM outperforms conventional
SRAM cache plus DRAM memory systems by minimizing processor wait
states for all possible bus events, not just cache hits. The combination
of data and address latching, 2K of fast on-chip SRAM cache, and
simplified on-chip cache control allows system level flexibility,
performance, and overall memory cost reduction not available with any
other high density memory component. Architectural similarity with
JEDEC DRAMs allows a single memory controller design to support
either slow JEDEC DRAMs or high speed EDRAMs. A system designed in
this manner can provide a simple upgrade path to higher system
performance.
Architecture
The EDRAM architecture has a simple integrated SRAM cache
which allows it to operate much like a page mode or static column
DRAM.
The EDRAM’s SRAM cache is integrated into the DRAM array as
tightly coupled row registers. Memory reads always occur from the
cache row register. When the internal comparator detects a page hit,
only the SRAM is accessed and data is available in 12ns from column
address. When a page read miss is detected, the new DRAM row is
loaded into the cache and data is available at the output all within
30ns from row enable. Subsequent reads within the page (burst reads
or random reads) can continue at 12ns cycle time. Since reads occur
from the SRAM cache, the DRAM precharge can occur simultaneously
without degrading performance. The on-chip refresh counter with
independent refresh bus allows the EDRAM to be refreshed during
cache reads.
Memory writes are internally posted in 12ns and directed to the
DRAM array. During a write hit, the on-chip address comparator
activates a parallel write path to the SRAM cache to maintain
Functional Diagram
A
0-8
Column Decoder
TSOP-II Pin
Configuration
Column
Add
Latch
11 Bit
Comp
Sense Amps
& Column Write Select
/G
I/O
Control
and
Data
Latches
DQ
0-3
/S
Row Decoder
Memory
Array
(2048 X 512 X 4)
/WE
NC
A
0
NC
A
1
NC
A
3
A
4
NC
A
5
/RE
V
CC
V
SS
V
SS
A
6
A
7
A
8
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
V
SS *
V
SS
V
SS
DQ
0
DQ
1
DQ
2
NC
DQ
3
/G
V
CC
V
CC
V
SS
V
SS
/WE
/S
/F
NC
W/R
NC
/CAL
A
10
NC
SOJ Pin
Configuration
/CAL
512 X 4 Cache (Row Register)
A
0
A
1
A
3
A
4
A
5
/RE
V
CC
V
SS
A
6
A
7
A
8
A
2
A
9
V
CC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
V
SS
DQ
0
DQ
1
DQ
2
DQ
3
/G
V
CC
V
SS
/WE
/S
/F
W/R
/CAL
A
10
A
0-10
Last
Row
Read
Add
Latch
Row
Add
Latch
/F
W/R
/RE
A
0-9
Row Add
and
Refresh
Control
Refresh
Counter
V
CC
V
SS
A
2
NC
A
9
V
CC
V
CC*
* Reserved for future use
The information contained herein is subject to change without notice.
Enhanced reserves the right to change or discontinue this product without notice.
© 1996 Enhanced Memory Systems Inc.,
1850 Ramtron Drive, Colorado Springs, CO
Telephone
(800) 545-DRAM;
Fax
(719) 488-9095; http://www.csn.net/ramtron/enhanced
80921
38-2107-002
Sensor Output Transfer Function Tips
A high-quality load cell might have a 2-mV/V output transfer capability , which means you get ±2 mV of full-scale output signal for every volt of excitation voltage. With 4.096V excitation and full se...
sairvee Analog electronics
MSP430 USB Programming Guide
[color=#333333][font="][size=20px]MSP430 USB编程指导[/size][/font][/color]...
灞波儿奔 Microcontroller MCU
Regarding the parallel routing of PCB power lines and sampling lines (EMC)
[table=98%,rgb(239, 245, 249)] [tr][td]The power line is 240A, the sampling line is connected to a thermistor, and the parallel part is about 300mm. Will the magnetic field generated by the power line...
jp_ee PCB Design
Problems with running *.CAB files on WinCE
What files are needed to run *.CAB files on WinCE? I tried several CAB files, but none of them worked? (These CAB files can run on WinCE phones)...
armchina Embedded System
Looking for NDK that can be used with CCS3.1
I'm looking for an NDK that can be used with CCS3.1. I already have an NDK for CCS2.2 and I want to use CCS3.1. Can anyone send me one?...
dr17 Embedded System
Hoverbike--EEWORLD University
Hoverbike : https://training.eeworld.com.cn/course/1953The Hoverbike is the world's first flying motorcycle that Sydney, Australia inventor Christopher Malloy built in his garage using a custom carbon...
chenyy Automotive Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 925  2592  2374  749  1584  19  53  48  16  32 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号