Silicon Delay Line, 1-Func, 5-Tap, True Output, CMOS, PDIP8,
| Parameter Name | Attribute value |
| Is it Rohs certified? | incompatible |
| Reach Compliance Code | unknown |
| Other features | BOTH LEADING & TRAILING EDGE ACCURACY; MAX FAN OUT OF 10 74LS LOAD PER OUTPUT |
| series | CMOS/TTL |
| Input frequency maximum value (fmax) | 15.625 MHz |
| JESD-30 code | R-PDIP-T8 |
| JESD-609 code | e0 |
| Logic integrated circuit type | SILICON DELAY LINE |
| Number of functions | 1 |
| Number of taps/steps | 5 |
| Number of terminals | 8 |
| Maximum operating temperature | 70 °C |
| Minimum operating temperature | |
| Output polarity | TRUE |
| Package body material | PLASTIC/EPOXY |
| encapsulated code | DIP |
| Encapsulate equivalent code | DIP14,.3 |
| Package shape | RECTANGULAR |
| Package form | IN-LINE |
| power supply | 5 V |
| Maximum supply current (ICC) | 75 mA |
| programmable delay line | NO |
| Prop。Delay @ Nom-Sup | 40 ns |
| Certification status | Not Qualified |
| Maximum supply voltage (Vsup) | 5.25 V |
| Minimum supply voltage (Vsup) | 4.75 V |
| Nominal supply voltage (Vsup) | 5 V |
| surface mount | NO |
| technology | CMOS |
| Temperature level | COMMERCIAL |
| Terminal surface | Tin/Lead (Sn/Pb) |
| Terminal form | THROUGH-HOLE |
| Terminal pitch | 2.54 mm |
| Terminal location | DUAL |
| Total delay nominal (td) | 40 ns |
| Base Number Matches | 1 |