EEWORLDEEWORLDEEWORLD

Part Number

Search

530RC1265M00DG

Description
LVPECL Output Clock Oscillator, 1265MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance
Download Datasheet Parametric View All

530RC1265M00DG Overview

LVPECL Output Clock Oscillator, 1265MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530RC1265M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1265 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
[LPC8N04 Evaluation] Evaluation of the various functions of the development board
[align=left][font=微软雅黑][size=2] I was on a business trip almost the entire week last week and had no time to conduct the evaluation. Fortunately, I will be at home this week and can continue testing i...
wgsxsm NXP MCU
Classic books on learning-driven programming
I have been in college for 1.5 years. I know a little bit of C, a little bit of C++, and a little bit of JAVA. I just passed the SCJP certification. I am gradually confused about learning. . I heard t...
kangfu915 Embedded System
[GD32E231 DIY Contest]——02. New project engineering and engineering configuration
[i=s]This post was last edited by xld0932 on 2019-4-16 08:45[/i] [align=left][font=Tahoma][size=3] Prerequisite: Project directory structure[/size][/font][/align][align=left][font=Tahoma][size=3] [/si...
xld0932 GD32 MCU
Design of a new type of automatic camera intelligent anti-theft system
Introduction   At present, the anti-theft devices on the market can be roughly divided into alarm type and microcomputer monitoring type. The alarm type anti-theft system is cheap and simple in struct...
rain MCU
Please help me solve the following two pictures, mirror current source problem. Thank you very much
I don't quite understand B in this figure, why the subsequent output is 1/2 of the IP. How to prove that the current ratio of this graph is as marked in the figure.Thank you very much~~~...
进击的小角色 Analog electronics
88E1111 cannot connect
Hello everyone, I use the 88E1111 PHY chip and connect it to the RJ45 interface. The PHY hardware configuration is all connected on the PCB. However, after powering on, I plug in the network cable to ...
jiajie270 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1928  1867  808  191  1332  39  38  17  4  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号