EEWORLDEEWORLDEEWORLD

Part Number

Search

531AC466M000DGR

Description
LVPECL Output Clock Oscillator, 466MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531AC466M000DGR Overview

LVPECL Output Clock Oscillator, 466MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AC466M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency466 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
GPIO module of C6000 series DSP
GPIO CSL Library Using the CSL library API function to configure the DSP is obviously more convenient and easier to understand than configuring registers one by one. The following describes how to use...
Aguilera Microcontroller MCU
Feedback on LED open circuit fault of boost and buck-boost DCDC chip
Regarding the LED open circuit fault feedback of boost and buck-boost DCDC chips, I carefully read the datasheets of some chips, but there is no mention of fault feedback about LED open circuit in the...
小太阳yy Switching Power Supply Study Group
EETalk| Let's talk about the standard process of PCB
Engineers will inevitably have to draw boards, but they may be relatively casual when drawing boards by themselves. However, in a specific project, there always needs to be a standardized design opera...
okhxyyo PCB Design
[Play with C2000 Launchpad] Thyristor soft start trigger
I recently made a soft starter for a three-phase motor, using a thyristor to control the trigger and realize the soft start control of a large AC motor. Now I use 28335 + ad7606 8-bit synchronous ADC ...
chenerbox Microcontroller MCU
WaitForSingleObject Exception "PreFetch Abort"
各位大大,我是個ce的新手,寫了一個ce的gpio driver 其中需要用到interrupt的方式來偵測gpio的變動 現在interrupthandler可以偵測到gpio的變動 也會正確返回sysintr thread也正常進入,可是在gpio產生interrupt後 WaitForSingleObject卻會因為等待的gIntrEvent 發生而產生exception 之後就沒動作了,也...
chukaihua Embedded System
Some beautiful computer books
This book introduces the creativity and flexibility of human beings in one of the most striving fields: the development of computer systems. The beautiful code in each chapter comes from the discovery...
白丁 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1142  53  650  1762  2069  23  2  14  36  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号