EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVC373AD,112

Description
74LVC373A - Octal D-type transparent latch with 5 V tolerant inputs/outputs;n 3-state SOP 20-Pin
Categorylogic    logic   
File Size282KB,17 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74LVC373AD,112 Overview

74LVC373A - Octal D-type transparent latch with 5 V tolerant inputs/outputs;n 3-state SOP 20-Pin

74LVC373AD,112 Parametric

Parameter NameAttribute value
Brand NameNexperia
Is it Rohs certified?conform to
MakerNexperia
Parts packaging codeSOP
package instruction7.50 MM, PLASTIC, MS-013, SOT-163-1, SO-20
Contacts20
Manufacturer packaging codeSOT163-1
Reach Compliance Codecompliant
Samacsys Description74LVC373A - Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-State@en-us
seriesLVC/LCX/Z
JESD-30 codeR-PDSO-G20
JESD-609 codee4
length12.8 mm
Logic integrated circuit typeBUS DRIVER
Humidity sensitivity level1
Number of digits8
Number of functions1
Number of ports2
Number of terminals20
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)10.5 ns
Maximum seat height2.65 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)1.2 V
Nominal supply voltage (Vsup)2.7 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceNickel/Palladium/Gold/Silver (Ni/Pd/Au/Ag)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width7.5 mm
Base Number Matches1
74LVC373A
Rev. 4 — 24 August 2020
Octal D-type transparent latch with 5 V tolerant
inputs/outputs; 3-state
Product data sheet
1. General description
The 74LVC373A consists of eight D-type transparent latches, featuring separate D-type inputs for
each latch and 3-state true outputs for bus-oriented applications. A latch enable input (pin LE) and
an output enable input (pin OE) are common to all internal latches.
When pin LE is HIGH, data at the D-inputs (pins D0 to D7) enters the latches. In this condition,
the latches are transparent, that is, a latch output will change each time its corresponding D-input
changes. When pin LE is LOW, the latches store the information that was present at the D-inputs
one set-up time preceding the HIGH-to-LOW transition of pin LE.
When pin OE is LOW, the contents of the eight latches are available at the Q-outputs (pins Q0 to
Q7). When pin OE is HIGH, the outputs go to the high-impedance OFF-state. Operation of input pin
OE does not affect the state of the latches.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied
to the outputs. These features allow the use of these devices as translators in mixed 3.3 V and 5 V
applications.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Direct interface with TTL levels
High-impedance outputs when V
CC
= 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from -40 °C to +85 °C and -40 °C to +125 °C

74LVC373AD,112 Related Products

74LVC373AD,112 74LVC373APW,112
Description 74LVC373A - Octal D-type transparent latch with 5 V tolerant inputs/outputs;n 3-state SOP 20-Pin 74LVC373A - Octal D-type transparent latch with 5 V tolerant inputs/outputs;n 3-state TSSOP2 20-Pin
Brand Name Nexperia Nexperia
Maker Nexperia Nexperia
Parts packaging code SOP TSSOP2
package instruction 7.50 MM, PLASTIC, MS-013, SOT-163-1, SO-20 TSSOP,
Contacts 20 20
Manufacturer packaging code SOT163-1 SOT360-1
Reach Compliance Code compliant compliant
Samacsys Description 74LVC373A - Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-State@en-us 74LVC373A - Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-State@en-us
series LVC/LCX/Z LVC/LCX/Z
JESD-30 code R-PDSO-G20 R-PDSO-G20
JESD-609 code e4 e4
length 12.8 mm 6.5 mm
Logic integrated circuit type BUS DRIVER BUS DRIVER
Humidity sensitivity level 1 1
Number of digits 8 8
Number of functions 1 1
Number of ports 2 2
Number of terminals 20 20
Maximum operating temperature 125 °C 125 °C
Minimum operating temperature -40 °C -40 °C
Output characteristics 3-STATE 3-STATE
Output polarity TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP TSSOP
Package shape RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 260 NOT SPECIFIED
propagation delay (tpd) 10.5 ns 10.5 ns
Maximum seat height 2.65 mm 1.1 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V
Minimum supply voltage (Vsup) 1.2 V 1.2 V
Nominal supply voltage (Vsup) 2.7 V 2.7 V
surface mount YES YES
technology CMOS CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE
Terminal surface Nickel/Palladium/Gold/Silver (Ni/Pd/Au/Ag) Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal form GULL WING GULL WING
Terminal pitch 1.27 mm 0.65 mm
Terminal location DUAL DUAL
Maximum time at peak reflow temperature 30 NOT SPECIFIED
width 7.5 mm 4.4 mm
Base Number Matches 1 1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2378  2854  982  1206  2911  48  58  20  25  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号