EEWORLDEEWORLDEEWORLD

Part Number

Search

531KC639M000DG

Description
CMOS/TTL Output Clock Oscillator, 639MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531KC639M000DG Overview

CMOS/TTL Output Clock Oscillator, 639MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531KC639M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency639 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
MAX32630FTHR Design Notes (4): 10-bit ADC sampling (analysis and precautions), interrupt and non-interrupt
[i=s]This post was last edited by Justice_Gao on 2017-7-8 11:00[/i] Today is the weekend, and I have some free time to share with you the ADC sampling program of MAX32630, including interrupt and non-...
Justice_Gao DIY/Open Source Hardware
74HC04 information
...
an_STAR FPGA/CPLD
[RVB2601 Creative Application Development] Simulating UART 2
[RVB2601 Creative Application Development] Simulating UART 1 https://bbs.eeworld.com.cn/thread-1199753-1-1.html Continuing from the last article, I worked until 11pm yesterday and got up at 6am. Until...
lugl4313820 Domestic Chip Exchange
Solve some of the most common problems for Linux novices
Follow me, we are going to discuss and solve some common problems for novices: 1. Eliminate the freeze phenomenon under XWindows. We can use two common methods to eliminate this phenomenon: First, use...
sunplusedu2012a Linux and Android
Zero-dead-angle STM32 tutorial + [ST theme month]
I would like to share a practical document with you, which explains the STM32 tutorial and examples in detail for reference by beginners. For details, see the attachment. [img=401,480]http://bbs.elecf...
wujianwei3980 stm32/stm8
Looking for wince part-time developer in Shenzhen
Looking for a part-time wince developer in Shenzhen. Requirements: 1. Experience in wince project development, proficient in application development under the wince platform. 2. Work content: porting ...
yefeiping Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2130  252  936  1563  975  43  6  19  32  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号