EEWORLDEEWORLDEEWORLD

Part Number

Search

530UC370M000DG

Description
CMOS/TTL Output Clock Oscillator, 370MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530UC370M000DG Overview

CMOS/TTL Output Clock Oscillator, 370MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530UC370M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency370 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
NXP LPCXpresso development data summary:)
[b]LPCXpresso~~High Definition Picture Appreciation~~[/b] [url=https://bbs.eeworld.com.cn/thread-100255-1-1.html]https://bbs.eeworld.com.cn/thread-100255-1-1.html[/url] [b] What is LPCXpresso? [/b] [u...
soso MCU
Please help with jffs2_get_inode_nodes(): Data CRC failed on node...
/bin/mount -n -t jffs2 /dev/mtdblock/3 -o rw,noatime /app [color=Blue]jffs2: Erase block size too small (16KiB). Using virtual blocks size (32KiB) instead[/color] [color=Red]Empty flash at 0x02407104 ...
Nechi Embedded System
National Competition: Application and Selection Guide of TI High-Performance Analog Devices in College Students' Innovative Design
National College Student Electronics Competition - Application and Selection Guide of TI High-Performance Analog Devices in College Student Innovation Design[b][size=5][/size][/b]...
qwqwqw2088 Analogue and Mixed Signal
After a text document is modified and saved under Windows, the content viewed using Red Hat under a virtual machine is different from that under Windows?
After writing and saving the code using tools such as source insigth in Windows, if there is any deletion operation during the writing process, the content viewed in Red Hat under VMware virtual machi...
nibini1 Linux and Android
When using LM Flash Programmer to download programs to LM 3S800 through the serial port, how to determine the packet length
There is a configuration file config.h in the boot_serial project, in which there is a variable called BUFFER_SIZE. The default value in the original file is 20. After downloading the boot program con...
sdkd2006 Microcontroller MCU
Own 4*4 keyboard scanning implementation
I just started learning shrapnel and C language. I read >, which is good for getting started. Here I post the keyboard scanning implementation I wrote. I am a beginner and have not thought about it to...
wuxiangyun Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1046  2898  695  808  2164  22  59  14  17  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号