EEWORLDEEWORLDEEWORLD

Part Number

Search

531AB17M0000DGR

Description
LVPECL Output Clock Oscillator, 17MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531AB17M0000DGR Overview

LVPECL Output Clock Oscillator, 17MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AB17M0000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency17 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Altera SoC Experience Tour--To all participants (must read)
[i=s] This post was last edited by chenzhufly on 2015-1-13 10:53 [/i] [align=center][size=5][b]AlteraSoC[font=宋体]Experience Tour[/font]-----[font=宋体]To all participants (must read) [/font][/b][/size][...
chenzhufly FPGA/CPLD
I received the 348 kit. Let me tell you.
After receiving the kit, I found that the original one also has a lot of stuff made in China? :Sweat: :funk:[[i]This post was last edited by pig163xx on 2011-10-29 22:10[/i]]...
pig163xx Microcontroller MCU
Please note that there may be bugs when using F28027's lib!
Recently I have been learning the library development mode of F28027. I feel that it is just so-so. There is no standard in the official manual of Ti. What function should be called when, what is the ...
flyangus Microcontroller MCU
Glory March: Original Article Recommendation Post
Please post in this thread and recommend the links of original articles or original replies that you think are good. You will participate in the selection of original content at the end of this month....
soso Talking
EEWORLD University Hall----Beyond copper wire technology: using optical FPGA to overcome bandwidth limitations
Beyond Copper Wire Technology: Overcoming Bandwidth Limitations with Optical FPGAs : https://training.eeworld.com.cn/course/2114Beyond Copper Technology: Overcoming Bandwidth Limitations with Optical ...
chenyy FPGA/CPLD
Brushless DC Motor
[i=s]This post was last edited by qwqwqw2088 on 2021-5-27 07:43[/i]...
qwqwqw2088 Domestic Chip Exchange

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 769  1674  641  773  1007  16  34  13  21  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号