EEWORLDEEWORLDEEWORLD

Part Number

Search

530QA685M000DG

Description
CMOS/TTL Output Clock Oscillator, 685MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530QA685M000DG Overview

CMOS/TTL Output Clock Oscillator, 685MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530QA685M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency685 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
[Contribute to C2000] DSP2812 minimum system schematic and PCB
[Contribute to C2000] DSP minimum system schematic and PCB, you can make your own board [[i] This post was last edited by 0212009623 on 2011-4-7 12:18 [/i]]...
0212009623 Microcontroller MCU
Cy7c68001 FIFO Control
I am now implementing USB2.0 based on CY7C68001 and ARM. Endpoint 2 is used as the data transmission channel, i.e., OUT endpoint, and endpoint 4 is used as the data return channel, i.e., IN endpoint! ...
cswer911 Embedded System
Looking for a project
I am a student at a key university of electronic information. I have worked in electronic design. I have been admitted to graduate school in my senior year, but I have nothing to do, so I want to find...
sunshy2008 FPGA/CPLD
[Project Outsourcing] Based on WINCE6.0 platform, add PATA hard disk support
Based on WINCE6.0 platform, add PATA hard disk supportProject budget:¥ 2,000~3,000 Development cycle: 4 days Project Category: Embedded Bidding requirements:Project tag:WINCE hard disk driverProject D...
CSTO项目交易 Embedded System
putty+virtual machine
Development environment: Windows sp3 + Red Flag 6.0SP1 + VMare Workstation 6.0.2As you know, the development of embedded Linux is in the form of "host machine + target board". Of course, the host mach...
一泓清水 Linux and Android
What is the written test for embedded engineers?
Please tell me what the test is about. The key point is whether it will test the network! My company is an "electricity company"...
Prefer Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 719  2193  1571  2541  565  15  45  32  52  12 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号