EEWORLDEEWORLDEEWORLD

Part Number

Search

531KC1010M00DGR

Description
CMOS/TTL Output Clock Oscillator, 1010MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531KC1010M00DGR Overview

CMOS/TTL Output Clock Oscillator, 1010MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531KC1010M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1010 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
December 8 Beijing GDG event: Android BLE development materials
BLE4.0 on Android Introduction to Bluetooth 4.0 low energy standard SensorTag development and debugging Introduction Slides of three speeches that you can use recently:lol...
southwolf1813 Wireless Connectivity
Embedded technology enthusiasts' study notes series (Part 1)
Embedded technology enthusiasts’ learning notes series (I) My major from undergraduate to graduate school is electronic engineering. Due to the needs of graduate research projects, I made some control...
llovehsy Embedded System
What should I pay attention to when designing a differential circuit?
The INA163 from TI is used. The reference circuit is shown in the figure below. What other issues should be paid attention to, such as providing a path for the bias current? This is my first design, s...
喝罐红牛继续飞 Analog electronics
MYZR IMX6-CB200 Manual
: [b][b]3.0.35 version code(3.0.35 version code)[/b][/b][b]u-boot source code(u-boot source code)[/b][align=left][color=rgb(37, 37, 37)][font=sans-serif][size=14px]File name: u-boot-2009.08--svn*.tar....
明远智睿Lan ARM Technology
EEWORLD University Hall----Computer Architecture_National University of Defense Technology_Wang Zhiying
Computer Architecture_National University of Defense Technology_Wang Zhiying : https://training.eeworld.com.cn/course/4794Computer architecture is one of the core courses in majors such as computer sc...
JFET MCU
RAM with integrated power backup
I need help. Is there any RAM with integrated backup power supply that can achieve no loss in power failure and fast reading speed? The MRAM I use now has a small capacity....
sudongpo2018 DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2308  2671  321  1249  1283  47  54  7  26  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号