EEWORLDEEWORLDEEWORLD

Part Number

Search

7027S25GGI8

Description
Dual-Port SRAM, 32KX16, 25ns, CMOS, CPGA108, 1.210 X 1.210 INCH, 0.160 INCH HEIGHT, GREEN, CERAMIC, PGA-108
Categorystorage    storage   
File Size684KB,20 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

7027S25GGI8 Overview

Dual-Port SRAM, 32KX16, 25ns, CMOS, CPGA108, 1.210 X 1.210 INCH, 0.160 INCH HEIGHT, GREEN, CERAMIC, PGA-108

7027S25GGI8 Parametric

Parameter NameAttribute value
MakerIDT (Integrated Device Technology)
package instructionPGA,
Reach Compliance Codecompliant
Maximum access time25 ns
JESD-30 codeS-CPGA-P108
memory density524288 bit
Memory IC TypeDUAL-PORT SRAM
memory width16
Number of functions1
Number of terminals108
word count32768 words
character code32000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize32KX16
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codePGA
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formPIN/PEG
Terminal locationPERPENDICULAR
Base Number Matches1
HIGH-SPEED
32K x 16 DUAL-PORT
STATIC RAM
Features
IDT7027S/L
True Dual-Ported memory cells which allow simultaneous
access of the same memory location
High-speed access
– Commercial: 15/20/25/35/55ns (max.)
– Industrial: 20/25ns (max.)
Low-power operation
– IDT7027S
Active: 750mW (typ.)
Standby: 5mW (typ.)
– IDT7027L
Active: 750mW (typ.)
Standby: 1mW (typ.)
Separate upper-byte and lower-byte control for bus
matching capability.
Dual chip enables allow for depth expansion without
external logic
IDT7027 easily expands data bus width to 32 bits or more
using the Master/Slave select when cascading more than
one device
M/S = V
IH
for
BUSY
output flag on Master,
M/S = V
IL
for
BUSY
input on Slave
Busy and Interrupt Flags
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
TTL-compatible, single 5V (±10%) power supply
Available in 100-pin Thin Quad Flatpack (TQFP) and 108-pin
Ceramic Pin Grid Array (PGA)
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Green parts available, see ordering information
Functional Block Diagram
R/
W
L
UB
L
CE
0L
CE
1L
OE
L
LB
L
R/
W
R
UB
R
CE
0R
CE
1R
OE
R
LB
R
I/O
8-15L
I/O
0-7L
BUSY
L
A
14L
A
0L
32Kx16
MEMORY
ARRAY
7027
I/O
Control
I/O
Control
I/O
8-15R
I/O
0-7R
BUSY
R
A
14R
A
0R
(1,2)
.
Address
Decoder
A
14L
A
0L
CE
0L
CE
1L
OE
L
R/W
L
Address
Decoder
A
14R
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
A
0R
CE
0R
CE
1R
OE
R
R/W
R
SEM
R
(2)
INT
R
3199 drw 01
SEM
L
INT
L
(2)
NOTES:
1.
BUSY
is an input as a Slave (M/S=V
IL
) and an output as a Master (M/S=V
IH
).
2.
BUSY
and
INT
are non-tri-state totem-pole outputs (push-pull).
M/S
(2)
AUGUST 2015
DSC 3199/10
1
©2015 Integrated Device Technology, Inc.
TI LM3S8962 development board free trial list announced! (First batch)
The first batch will be announced first. As everyone's project applications have their own characteristics, the other names are still being selected. Please wait for some time::) Friends who hope to g...
EEWORLD社区 Microcontroller MCU
How to draw the split inner electrical layer when learning Altium 15?
According to the forum, I opened the inner layer, place---- line, ad15 can directly draw the segmentation area on the inner layer, but why is the effect of drawing directly according to P>>L a box? Do...
zqdl8 PCB Design
Post some photos of robots to arouse your desire to DIY robots
As we all know, China's industrial automation technology is still very backward in the world. My own understanding is due to three reasons: first, it may be that the education department does not pay ...
wanghongyang Robotics Development
A frustrating GPIO problem encountered by naked 2440
0x00FF0 ... *)OALPAtoVA(S3C2440A_BASE_REG_PA_IOPORT, FALSE); s2440IOP->GPFDAT &=0xFB; mdelay(1);//If I remove this delay, s2440IOP->GPFDAT &=0xFB will be invalid. Adding a delay will make it effective...
gooogleman MCU
Problems encountered when building platform
Problems that occur when building platform makeimg: FATAL ERROR: Cannot open D:\WINCE420\PUBLIC\SMDK2410vga\RelDir\SAMSUN~1\postproc\platform.bib makeimg: FATAL ERROR: Cannot open D:\WINCE420\PUBLIC\S...
aabbccddee2 Embedded System
How to set the conditional macro definition _POCKET_PC in the EVC project to take effect?
In EVC, the following conditional macro definition is defined, which means: when _POCKET_PC is defined, some code is executed, and when it is not defined, other code is executed. #ifdef _POCKET_PC ......
hellen_mao Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2636  2671  2408  1381  1478  54  49  28  30  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号