EEWORLDEEWORLDEEWORLD

Part Number

Search

530UB219M000DGR

Description
CMOS/TTL Output Clock Oscillator, 219MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530UB219M000DGR Overview

CMOS/TTL Output Clock Oscillator, 219MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530UB219M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency219 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Please advise on MCU or PLC selection
There is a DC/AC electromagnetic induction heating device, which can work normally between 400V-650V on the DC side and the maximum power does not exceed 8kW. Now we plan to use a single chip microcom...
工程一号 MCU
Research and Implementation of Serial Data Communication between C6000 and C2000 Series DSP
[size=4] TMS320C6711 is a 32-bit floating-point DSP of TI's TMS320C6000 series. It has a CPU with dedicated hardware logic, on-chip memory, and on-chip peripherals, and supports separate or mixed prog...
Jacktang DSP and ARM Processors
Liu Chuanzhi: Apple is missing out on huge business opportunities in the Chinese market
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:58[/i] Lenovo Chairman Liu Chuanzhi said Apple is missing out on a huge opportunity in the Chinese market. "We are lucky because Steve ...
探路者 Mobile and portable
Why can't the FriendlyArm mini2440 connect to ActiveSync?
Start in nor mode, DNW software USB shows OK, and can be downloaded, but can not connect to activesync under wince system...
kvin Embedded System
LM358 op amp problem, please give me some advice
The differential amplifier circuit made with LM358 is as follows. The voltage of the same-direction input terminal and the reverse input terminal is the same, so why is the output a negative voltage? ...
灞波儿奔 Power technology
Who has configured saa7121? Verilog!
Who has configured saa7121? Verilog! The configuration mode written in the chip data is:And it says that SUBADDRESS is automatically increased. But in my program, for each register, I write the addres...
jokeboy999 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 431  1952  2837  2286  725  9  40  58  47  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号