EEWORLDEEWORLDEEWORLD

Part Number

Search

5962G9475401VXA

Description
OT PLD, 25ns, CMOS, 0.450 X 0.640 INCH, FP-24
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,17 Pages
ManufacturerDefense Logistics Agency
Download Datasheet Parametric View All

5962G9475401VXA Overview

OT PLD, 25ns, CMOS, 0.450 X 0.640 INCH, FP-24

5962G9475401VXA Parametric

Parameter NameAttribute value
MakerDefense Logistics Agency
package instructionDFP,
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Other features10 MACROCELLS
maximum clock frequency30 MHz
JESD-609 codee0
Dedicated input times11
Number of I/O lines10
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize11 DEDICATED INPUTS, 10 I/O
Output functionMACROCELL
Package body materialUNSPECIFIED
encapsulated codeDFP
Package formFLATPACK
Programmable logic typeOT PLD
propagation delay25 ns
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height2.921 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
total dose500k Rad(Si) V
width9.779 mm
Standard Products
UT22VP10 Universal RAD
PAL
TM
Data Sheet
Feb. 1999
FEATURES
q
High speed Universal RAD
PAL
- tPD: 15.5ns, 20ns, 25ns maximum
-
-
-
fMAX1: 33MHz maximum external frequency
Supported by industry-standard programmer
Amorphous silicon anti-fuse
q
Radiation-hardened process and design; total dose irradia-
tion testing to MIL-STD-883, Method 1019
- Total dose: 1.0E6 rads(Si)
- Upset threshold 50 MeV-cm
2
/mg (min)
- Latchup immune(LET>109 MeV-cm
2
/mg)
q
QML Q & V compliant
q
Packaging options:
- 24-pin 100-mil center DIP (0.300 x 1.2)
- 24-lead flatpack (.45 x .64)
- 28-lead quad-flatpack (.45 x .45)
q
Standard Military Drawing 5962-94754 available
q
Variable product terms, 8 to 16 per output
q
10 user-programmable output macrocells
- Registered or combinatorial operation
- Output driver polarity control selectable
- Two feedback paths available
q
Asynchronous and synchronous RAD
PAL
operation
- Synchronous PRESET
- Asynchronous RESET
q
Up to 22 input and 10 output drivers may be configured
- CMOS & TTL-compatible input and output levels
- Three-state output drivers
13
12
11
10
9
8
7
6
5
4
3
2
1
V
SS
Reset
PROGRAMMABLE ARRAY LOGIC
(132 X 44)
8
10
12
14
16
16
14
12
10
8
Preset
Macrocell
Macrocell
Macrocell
Macrocell
Macrocell
Macrocell
Macrocell
Macrocell
Macrocell
Macrocell
CP
V
DD
14
15
16
17
18
19
20
21
22
23
24
Figure 1. Block Diagram
1
The microcontroller uses C language to generate sine wave DA data
By changing the DA output voltage of the microcontroller, various voltage waveform outputs can be obtained. The following describes how to calculate the data that needs to be sent to the DA to generat...
fish001 DSP and ARM Processors
Prize-winning live broadcast: Registration for Novatek security surveillance solutions and future technology directions has begun!
Live broadcast time: July 19, 2022 10:00-11:00 Live Topic: Novatek Security Monitoring Solutions and Future Technology Directions Live Broadcast Introduction: The development of surveillance cameras i...
EEWORLD社区 Integrated technical exchanges
Reset Wait in Test System
In Verilog, modules are global, so internal registers can be used directly outside the module. The following task implements the reset wait in the test system.// purpose: procedure to wait until the r...
eeleader FPGA/CPLD
[Chuanglong TLA40i-EVM development board] +02. Power on, CPU and DDR test (zmj)
[Chuanglong TLA40i-EVM development board] +02. Power on, CPU and DDR test (zmj) 1. Power on the Chuanglong TLA40i-EVM development board The Chuanglong TLA40i-EVM development board is powered by DC-12V...
卿小小 Domestic Chip Exchange
Unpacking the GD32L233C-START evaluation board and downloading related resources
First of all, I would like to thank EEWORLD Electronic Engineer World and GigaDevice GD for co-organizing this GD32L233C-START evaluation board review event. I happened to see the review event on the ...
happy_njr GD32 MCU
Chatting Hash Table (Part 1)
[font=宋体]In classic data structure textbooks, "table" is a large family of data structures. Among them, there are sequential lists (arrays), one-way linked lists, two-way linked lists, circular linked...
richiefang Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 972  428  19  1039  72  20  9  1  21  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号