D ts e t
aa h e
R c e t r lc r nc
o h se Ee to is
Ma u a t r dCo o e t
n fc u e
mp n n s
R c e tr b a d d c mp n ns ae
o h se rn e
o oet r
ma ua trd u ig ete dewaes
n fcue sn i r i/ fr
h
p rh s d f m te oiia s p l r
uc a e r
o h r n l u pi s
g
e
o R c e tr waes rce td f m
r o h se
fr e rae r
o
te oiia I. Al rce t n ae
h
r nl P
g
l e rai s r
o
d n wi tea p o a o teOC
o e t h p rv l f h
h
M.
P r aetse u igoiia fcoy
at r e td sn r n la tr
s
g
ts p o rmso R c e tr e eo e
e t rga
r o h se d v lp d
ts s lt n t g aa te p o u t
e t oui s o u rne
o
rd c
me t o e c e teOC d t s e t
es r x e d h
M aa h e.
Qu l yOv riw
ai
t
e ve
• IO- 0 1
S 90
•A 92 cr ct n
S 1 0 et ai
i
o
• Qu l e Ma ua trr Ls (
ai d
n fcues it QML MI- R -
) LP F
385
53
•C a sQ Mitr
ls
lay
i
•C a sVS a eL v l
ls
p c ee
• Qu l e S p l r Ls o D sr uos( L )
ai d u pi s it f it b tr QS D
e
i
•R c e trsacic l u pir oD A a d
o h se i
r ia s p l t L n
t
e
me t aln u t a dD A sa d r s
es lid sr n L tn ad .
y
R c e tr lcrnc , L i c mmi e t
o h se Ee t is L C s o
o
tdo
t
s p ligp o u t ta s t f c so r x e t-
u pyn rd cs h t ai y u tme e p ca
s
t n fr u lya daee u loto eoiial
i s o q ai n r q a t h s r n l
o
t
g
y
s p l db id sr ma ua trr.
u pi
e yn ut
y n fcues
T eoiia ma ua trr d ts e t c o a yn ti d c me t e e t tep r r n e
h r n l n fcue’ aa h e a c mp n ig hs o u n r cs h ef ma c
g
s
o
a ds e ic t n o teR c e tr n fcue v rino ti d vc . o h se Ee t n
n p c ai s f h o h se ma ua trd eso f hs e ie R c e tr lcr -
o
o
isg aa te tep r r n eo i s mio d co p o u t t teoiia OE s e ic -
c u rne s h ef ma c ft e c n u tr rd cs o h r n l M p c a
o
s
g
t n .T pc lv le aefr eee c p r o e o l. eti mii m o ma i m rt g
i s ‘y ia’ au s r o rfrn e up s s ny C r n nmu
o
a
r xmu ai s
n
ma b b s do p o u t h rceiain d sg , i lt n o s mpetsig
y e a e n rd c c aa tr t , e in smuai , r a l e t .
z o
o
n
© 2 1 R cetr l t n s LC Al i t R sre 0 1 2 1
0 3 ohs E cr i , L . lRg s eevd 7 1 0 3
e e oc
h
T l r m r, l s v iw wrcl . m
o e n oe p ae it w . e c o
a
e
s
o ec
MC14051B, MC14052B,
MC14053B
Analog
Multiplexers/Demultiplexers
The MC14051B, MC14052B, and MC14053B analog multiplexers
are digitally−controlled analog switches. The MC14051B effectively
implements an SP8T solid state switch, the MC14052B a DP4T, and
the MC14053B a Triple SPDT. All three devices feature low ON
impedance and very low OFF leakage current. Control of analog
signals up to the complete supply voltage range can be achieved.
Features
http://onsemi.com
MARKING
DIAGRAMS
16
1
PDIP−16
P SUFFIX
CASE 648
•
•
•
•
•
•
•
•
•
•
•
Triple Diode Protection on Control Inputs
Switch Function is Break Before Make
Supply Voltage Range = 3.0 Vdc to 18 Vdc
Analog Voltage Range (V
DD
−
V
EE
) = 3.0 to 18 V
Note: V
EE
must be
v
V
SS
Linearized Transfer Characteristics
Low−noise
−
12 nV/√Cycle, f
≥
1.0 kHz Typical
Pin−for−Pin Replacement for CD4051, CD4052, and CD4053
For 4PDT Switch, See MC14551B
For Lower R
ON
, Use the HC4051, HC4052, or HC4053
High−Speed CMOS Devices
NLV Prefix for Automotive and Other Applications Requiring
Unique Site and Control Change Requirements; AEC−Q100
Qualified and PPAP Capable
These Devices are Pb−Free and are RoHS Compliant
Parameter
DC Supply Voltage Range
(Referenced to V
EE
, V
SS
≥
V
EE
)
Input or Output Voltage Range
(DC or Transient) (Referenced to V
SS
for
Control Inputs and V
EE
for Switch I/O)
Input Current (DC or Transient)
per Control Pin
Switch Through Current
Power Dissipation per Package (Note 1)
Ambient Temperature Range
Storage Temperature Range
Lead Temperature (8−Second Soldering)
Value
−0.5
to +18.0
−0.5
to V
DD
+ 0.5
Unit
V
V
MC1405xBCP
AWLYYWWG
1
16
SOIC−16
D SUFFIX
CASE 751B
1
1405xBG
AWLYWW
1
16
TSSOP−16
DT SUFFIX
CASE 948F
14
05xB
ALYWG
G
1
MAXIMUM RATINGS
(Voltages Referenced to V
SS
)
Symbol
V
DD
V
in
,
V
out
I
in
I
SW
P
D
T
A
T
stg
T
L
1
+10
±
25
500
−55
to +125
−65
to +150
260
mA
mA
mW
°C
°C
°C
x
= 1, 2, or 3
A
= Assembly Location
WL, L
= Wafer Lot
Y
= Year
WW, W = Work Week
G or
G
= Pb−Free Package
(Note: Microdot may be in either location)
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 9 of this data sheet.
Stresses exceeding Maximum Ratings may damage the device. Maximum
Ratings are stress ratings only. Functional operation above the Recommended
Operating Conditions is not implied. Extended exposure to stresses above the
Recommended Operating Conditions may affect device reliability.
1. Temperature Derating: Plastic “P and D/DW” Packages: – 7.0 mW/_C From
65_C To 125_C
This device contains protection circuitry to guard against damage due to high
static voltages or electric fields. However, precautions must be taken to avoid
applications of any voltage higher than maximum rated voltages to this
high−impedance circuit. For proper operation, V
in
and V
out
should be constrained to
the range V
SS
v
(V
in
or V
out
)
v
V
DD
.
Unused inputs must always be tied to an appropriate logic voltage level (e.g., either
V
SS
, V
EE
or V
DD
). Unused outputs must be left open.
©
Semiconductor Components Industries, LLC, 2013
February, 2013
−
Rev. 13
1
Publication Order Number:
MC14051B/D
MC14051B, MC14052B, MC14053B
MC14051B
8−Channel Analog
Multiplexer/Demultiplexer
6
11
10
9
13
14
15
12
1
5
2
4
INHIBIT
A
B
C
X0
X1
X
3
X2
COMMON
X3
OUT/IN
X4
X5
X6
X7
V
DD
= PIN 16
V
SS
= PIN 8
V
EE
= PIN 7
MC14052B
Dual 4−Channel Analog
Multiplexer/Demultiplexer
6
10
9
12
14
15
11
1
5
2
4
INHIBIT
A
X
B
X0
X1
X2
X3
Y0
Y
Y1
Y2
Y3
MC14053B
Triple 2−Channel Analog
Multiplexer/Demultiplexer
6
11
10
9
12
13
2
1
5
3
INHIBIT
X
A
B
C
X0
Y
X1
Y0
Y1
Z
Z0
Z1
14
CONTROLS
CONTROLS
13
COMMONS
OUT/IN
3
CONTROLS
15
COMMONS
OUT/IN
SWITCHES
IN/OUT
SWITCHES
IN/OUT
SWITCHES
IN/OUT
4
V
DD
= PIN 16
V
SS
= PIN 8
V
EE
= PIN 7
V
DD
= PIN 16
V
SS
= PIN 8
V
EE
= PIN 7
Note: Control Inputs referenced to V
SS
, Analog Inputs and Outputs reference to V
EE
. V
EE
must be
≤
V
SS
.
PIN ASSIGNMENT
MC14051B
X4
X6
X
X7
X5
INH
V
EE
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
X2
X1
X0
X3
A
B
C
Y0
Y2
Y
Y3
Y1
INH
V
EE
V
SS
MC14052B
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
X2
X1
X
X0
X3
A
B
Y1
Y0
Z1
Z
Z0
INH
V
EE
V
SS
MC14053B
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
Y
X
X1
X0
A
B
C
http://onsemi.com
2
MC14051B, MC14052B, MC14053B
ELECTRICAL CHARACTERISTICS
−
55_C
Characteristic
Symbol
V
DD
Test Conditions
Min
Max
Min
25_C
Typ
(Note 2)
Max
125_C
Min
Max
Unit
SUPPLY REQUIREMENTS
(Voltages Referenced to V
EE
)
Power Supply Voltage
Range
Quiescent Current Per
Package
V
DD
I
DD
−
5.0
10
15
V
DD
– 3.0
≥
V
SS
≥
V
EE
Control Inputs:
V
in
= V
SS
or V
DD
,
Switch I/O: V
EE
v
V
I/O
v
V
DD
, and
DV
switch
v
500 mV (Note 3)
T
A
= 25_C only (The
channel component,
(V
in
– V
out
)/R
on
, is
not included.)
3.0
−
−
−
18
5.0
10
20
3.0
−
−
−
−
0.005
0.010
0.015
18
5.0
10
20
3.0
−
−
−
18
150
300
600
V
mA
Total Supply Current
(Dynamic Plus
Quiescent, Per Package
I
D(AV)
5.0
10
15
Typical
(0.07
mA/kHz)
f + I
DD
(0.20
mA/kHz)
f + I
DD
(0.36
mA/kHz)
f + I
DD
mA
CONTROL INPUTS — INHIBIT, A, B, C
(Voltages Referenced to V
SS
)
Low−Level Input Voltage
V
IL
5.0
10
15
5.0
10
15
15
−
−
Channel On or Off
R
on
= per spec,
I
off
= per spec
R
on
= per spec,
I
off
= per spec
V
in
= 0 or V
DD
−
−
−
3.5
7.0
11
−
−
0
1.5
3.0
4.0
−
−
−
±
0.1
−
V
DD
−
−
−
3.5
7.0
11
−
−
0
2.25
4.50
6.75
2.75
5.50
8.25
±
0.00001
5.0
−
1.5
3.0
4.0
−
−
−
±
0.1
7.5
V
DD
−
−
−
3.5
7.0
11
−
−
0
1.5
3.0
4.0
−
−
−
1.0
−
V
DD
V
High−Level Input Voltage
V
IH
V
Input Leakage Current
Input Capacitance
Recommended
Peak−to−Peak Voltage
Into or Out of the Switch
Recommended Static or
Dynamic Voltage Across
the Switch (Note 3)
(Figure 5)
Output Offset Voltage
ON Resistance
I
in
C
in
V
I/O
mA
pF
V
PP
SWITCHES IN/OUT AND COMMONS OUT/IN — X, Y, Z
(Voltages Referenced to V
EE
)
DV
switch
−
Channel On
0
600
0
−
600
0
300
mV
V
OO
R
on
−
5.0
10
15
5.0
10
15
15
V
in
= 0 V, No Load
DV
switch
v
500 mV
(Note 3) V
in
= V
IL
or V
IH
(Control), and V
in
=
0 to V
DD
(Switch)
−
−
−
−
−
−
−
−
800
400
220
70
50
45
±
100
−
−
−
−
−
−
−
−
10
250
120
80
25
10
10
±
0.05
−
1050
500
280
70
50
45
±
100
−
−
−
−
−
−
−
−
−
1200
520
300
135
95
65
±
1000
mV
W
DON
Resistance Between
Any Two Channels in the
Same Package
Off−Channel Leakage
Current (Figure 10)
DR
on
W
I
off
V
in
= V
IL
or V
IH
(Control) Channel to
Channel or Any One
Channel
Inhibit = V
DD
Inhibit = V
DD
(MC14051B)
(MC14052B)
(MC14053B)
Pins Not Adjacent
Pins Adjacent
−
nA
Capacitance, Switch I/O
Capacitance, Common O/I
C
I/O
C
O/I
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
10
60
32
17
0.15
0.47
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
−
pF
pF
Capacitance, Feedthrough
(Channel Off)
C
I/O
−
−
pF
2. Data labeled “Typ” is not to be used for design purposes, but is intended as an indication of the IC’s potential performance.
3. For voltage drops across the switch (DV
switch
) > 600 mV ( > 300 mV at high temperature), excessive V
DD
current may be drawn, i.e. the
current out of the switch may contain both V
DD
and switch input components. The reliability of the device will be unaffected unless the
Maximum Ratings are exceeded. (See first page of this data sheet.)
http://onsemi.com
3
MC14051B, MC14052B, MC14053B
ELECTRICAL CHARACTERISTICS
(Note 4) (C
L
= 50 pF, T
A
= 25_C) (V
EE
v
V
SS
unless otherwise indicated)
Characteristic
Propagation Delay Times (Figure 6)
Switch Input to Switch Output (R
L
= 1 kW)
MC14051
t
PLH
, t
PHL
= (0.17 ns/pF) C
L
+ 26.5 ns
t
PLH
, t
PHL
= (0.08 ns/pF) C
L
+ 11 ns
t
PLH
, t
PHL
= (0.06 ns/pF) C
L
+ 9.0 ns
MC14052
t
PLH
, t
PHL
= (0.17 ns/pF) C
L
+ 21.5 ns
t
PLH
, t
PHL
= (0.08 ns/pF) C
L
+ 8.0 ns
t
PLH
, t
PHL
= (0.06 ns/pF) C
L
+ 7.0 ns
MC14053
t
PLH
, t
PHL
= (0.17 ns/pF) C
L
+ 16.5 ns
t
PLH
, t
PHL
= (0.08 ns/pF) C
L
+ 4.0 ns
t
PLH
, t
PHL
= (0.06 ns/pF) C
L
+ 3.0 ns
Inhibit to Output (R
L
= 10 kW, V
EE
= V
SS
)
Output “1” or “0” to High Impedance, or
High Impedance to “1” or “0” Level
MC14051B
t
PHZ
, t
PLZ
,
t
PZH
, t
PZL
5.0
10
15
5.0
10
15
5.0
10
15
t
PLH
, t
PHL
5.0
10
15
5.0
10
15
5.0
10
15
−
BW
10
10
350
170
140
300
155
125
275
140
110
360
160
120
325
130
90
300
120
80
0.07
17
700
340
280
600
310
250
550
280
220
720
320
240
650
260
180
600
240
160
−
−
ns
ns
Symbol
t
PLH
, t
PHL
5.0
10
15
5.0
10
15
5.0
10
15
35
15
12
30
12
10
25
8.0
6.0
90
40
30
ns
75
30
25
ns
65
20
15
ns
V
DD
– V
EE
Vdc
Typ
(Note 5)
All Types
Max
Unit
ns
MC14052B
MC14053B
ns
Control Input to Output (R
L
= 1 kW, V
EE
= V
SS
)
MC14051B
ns
MC14052B
MC14053B
ns
Second Harmonic Distortion
(R
L
= 10KW, f = 1 kHz) V
in
= 5 V
PP
Bandwidth (Figure 7)
(R
L
= 50
W,
V
in
= 1/2 (V
DD
−V
EE
) p−p, C
L
= 50pF
20 Log (V
out
/V
in
) =
−
3 dB)
Off Channel Feedthrough Attenuation (Figure 7)
R
L
= 1KW, V
in
= 1/2 (V
DD
−
V
EE
) p−p
f
in
= 4.5 MHz — MC14051B
f
in
= 30 MHz — MC14052B
f
in
= 55 MHz — MC14053B
Channel Separation (Figure 8)
(R
L
= 1 kW, V
in
= 1/2 (V
DD
−V
EE
) p−p,
f
in
= 3.0 MHz
Crosstalk, Control Input to Common O/I (Figure 9)
(R
1
= 1 kW, R
L
= 10 kW
Control t
TLH
= t
THL
= 20 ns, Inhibit = V
SS
)
%
MHz
−
10
– 50
−
dB
−
10
– 50
−
dB
−
10
75
−
mV
4. The formulas given are for the typical characteristics only at 25_C.
5. Data labelled “Typ” is not lo be used for design purposes but In intended as an indication of the IC’s potential performance.
http://onsemi.com
4