EEWORLDEEWORLDEEWORLD

Part Number

Search

530HA334M000DG

Description
CMOS/TTL Output Clock Oscillator, 334MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530HA334M000DG Overview

CMOS/TTL Output Clock Oscillator, 334MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530HA334M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency334 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Then the question comes again! Xiaomi router problem ask
Disclaimer: I am a pure technical loser, not a Xiaomi fan, not a Xiaomi hater. I post for the purpose of seeking knowledge, discussion, and research. I want to obtain relevant professional or non-prof...
lidonglei1 RF/Wirelessly
51 MCU problem help
The 51 single-chip microcomputer sends data every 50ms. How to write the C51 program?...
XJ1423 51mcu
Circuit Diagram 20-Analysis of the Principle of Electronic Filter Circuit
[i=s]This post was last edited by tiankai001 on 2018-2-11 14:04[/i] [align=left][color=rgb(34, 34, 34)][font="]In order for the transistor to work properly, a DC circuit must be established for it. Tr...
tiankai001 Integrated technical exchanges
【Design Tools】 Xilinx's development tool EDK
EDK=Embedded Development Kit. EDK is a tool used by Xilinx to develop embedded systems. Compared with Xilinx's ISE, the difference between the two is that if you only use Xilinx 's FPGA for logic desi...
鑫海宝贝 FPGA/CPLD
【R7F0C80212】First experience lighting up the breathing light
[i=s]This post was last edited by youyou_123 on 2014-8-19 00:12[/i] The board arrived a long time ago but has been lying on the table during my business trip, so I won't say anything. Let's take a loo...
youyou_123 Renesas Electronics MCUs
TI F28X interrupt priority and nesting
The project I am developing now must use interrupt nesting, and I have to set software interrupt priority. However, I have checked a lot of information on the Internet and still can't understand it. I...
通大导航3号 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 671  2850  1319  1796  1058  14  58  27  37  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号