EEWORLDEEWORLDEEWORLD

Part Number

Search

530MC149M000DG

Description
LVPECL Output Clock Oscillator, 149MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530MC149M000DG Overview

LVPECL Output Clock Oscillator, 149MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MC149M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency149 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Modify HPS, whether the official image file is still applicable
Development board: Terasic DE1-SoC, main chip: Cyclone V The system kernel image I use is the official Micro SD image file of Terasic. If I add FPGA-to-HPS bridge, or HPS-To-FPGA or Lightweight HPS-to...
全部都是泡馍 FPGA/CPLD
How to clear the router's sub-device list after a timeout?
If the terminal connected to the router is closed, how can the previous list item of this terminal in the router's sub-device list be cleared after a timeout? If it cannot be cleared, and the sub-devi...
ljt8015 RF/Wirelessly
Urgent! Waiting online! When using directshow in evc, when debugging with the simulator, CoCreateInstance failed!
I suspected that it was not registered on the simulator, then I copied \Program Files\Microsoft eMbedded C++ 4.0\EVC\WCE400\TARGET\X86\REGSVRCE.EXE to the simulator directory, and in the command line ...
liu_liu520 Embedded System
MSP430F149__ad
void Init_AD() { P6SEL = 0x08; // Enable A/D channel inputs ADC12CTL0 = ADC12ON+MSC+SHT0_3; // Turn on ADC12, extend sampling time ADC12CTL0 |= REF2_5V; // Select internal reference voltage as 2.5V AD...
duzhiming7 Microcontroller MCU
MSP430F5529 drives LCD102x64 LCD program and circuit diagram
The 102x64LCD on the MSP430F5529 development board uses the SPI communication mode, which is a full-duplex serial communication mode. Reference program: #include "msp430F5529.h" void delay(int ms) { i...
Jacktang Microcontroller MCU
Display Principle and Implementation of Liquid Crystal Module Based on DSP
1 Design of Hardware Circuit Interface Figure 1 shows the hardware circuit interface design block diagram of the LCD module. The system uses TI's TMS320F206 chip (hereinafter referred to as F206), whi...
黑衣人 DSP and ARM Processors

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 31  1579  643  753  68  1  32  13  16  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号