EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT10504S7Y

Description
Standard SRAM, 64KX4, 7ns, PDSO32
Categorystorage    storage   
File Size83KB,7 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT10504S7Y Overview

Standard SRAM, 64KX4, 7ns, PDSO32

IDT10504S7Y Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Reach Compliance Codenot_compliant
Maximum access time7 ns
I/O typeSEPARATE
JESD-30 codeR-PDSO-J32
JESD-609 codee0
memory density262144 bit
Memory IC TypeSTANDARD SRAM
memory width4
Humidity sensitivity level3
Negative supply voltage rating-5.2 V
Number of terminals32
word count65536 words
character code64000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize64KX4
Package body materialPLASTIC/EPOXY
encapsulated codeSOJ
Encapsulate equivalent codeSOJ32,.34
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialPARALLEL
power supply-5.2 V
Certification statusNot Qualified
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationDUAL
HIGH-SPEED BiCMOS
ECL STATIC RAM
256K (64K x 4-BIT) SRAM
Integrated Device Technology, Inc.
IDT10504
IDT100504
IDT101504
FEATURES:
• 65,536-words x 4-bit organization
• Address access time: 7/8/10/12/15 ns
• Low power dissipation: 1000mW (typ.)
• Guaranteed Output Hold time
• Fully compatible with ECL logic levels
• Separate data input and output
• Standard through-hole and surface mount packages
• Guaranteed-performance die available for MCMs/hybrids
DESCRIPTION:
The IDT10504, IDT100504 and IDT101504 are 262,144-
bit high-speed BiCEMOS™ ECL static random access
memories organized as 64Kx4, with separate data inputs and
outputs. All I/Os are fully compatible with ECL levels.
These devices are part of a family of asynchronous four-
bit-wide ECL SRAMs. The devices have been configured to
follow the standard ECL SRAM JEDEC pinout. Because they
are manufactured in BiCEMOS™ technology, power dissipa-
tion is greatly reduced over equivalent bipolar devices. Low
power operation provides higher system reliability and makes
possible the use of the plastic SOJ package for high-density
surface mount assembly.
The fast access time and guaranteed Output Hold time
allow greater margin for system timing variation. DataIN setup
time specified with respect to the trailing edge of Write Pulse
eases write timing allowing balanced Read and Write cycle
times.
FUNCTIONAL BLOCK DIAGRAM
A
0
DECODER
65,536-BIT
MEMORY
ARRAY
V
CC
V
EE
A
15
D
0
D
1
D
2
D
3
SENSE AMPS
AND READ/WRITE
CONTROL
Q
0
Q
1
Q
2
Q
3
WE
CS
2780 drw 01
BiCEMOS is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©1992
Integrated Device Technology, Inc.
SEPTEMBER 1992
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1805  378  2627  816  755  37  8  53  17  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号