EEWORLDEEWORLDEEWORLD

Part Number

Search

DPZ512X32IV3-20B

Description
Flash Module, 512KX32, 200ns, CPGA66, 1.090 X 1.090 INCH, 0.470 INCH HEIGHT, VERSA STACK, CERAMIC, PGA-66
Categorystorage    storage   
File Size893KB,13 Pages
ManufacturerTwilight Technology Inc.
Download Datasheet Parametric View All

DPZ512X32IV3-20B Overview

Flash Module, 512KX32, 200ns, CPGA66, 1.090 X 1.090 INCH, 0.470 INCH HEIGHT, VERSA STACK, CERAMIC, PGA-66

DPZ512X32IV3-20B Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerTwilight Technology Inc.
Parts packaging codePGA
package instructionPGA, PGA66,11X11
Contacts66
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Maximum access time200 ns
Spare memory width16
Data pollingNO
JESD-30 codeS-CPGA-P66
memory density16777216 bit
Memory IC TypeFLASH MODULE
memory width32
Number of functions1
Number of terminals66
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize512KX32
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codePGA
Encapsulate equivalent codePGA66,11X11
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Programming voltage12 V
Certification statusNot Qualified
Filter levelMIL-STD-883 Class B (Modified)
Maximum seat height10.16 mm
Maximum standby current0.0016 A
Maximum slew rate0.13 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyMOS
Temperature levelMILITARY
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationPERPENDICULAR
Maximum time at peak reflow temperatureNOT SPECIFIED
switch bitNO
typeNOR TYPE
16 MEGABIT FLASH EEPROM
DPZ512X32IV3
DESCRIPTION:
The DPZ512X32IV3 ‘’VERSA-STACK’’ module is a
revolutionary new memory subsystem using Dense-Pac
Microsystems’ ceramic Stackable Leadless Chip Carriers
(SLCC) mounted on a co-fired ceramic substrate. It offers
16 Megabits of FLASH EEPROM in a single package
envelope of 1.090" x 1.090" x .470".
The DPZ512X32IV3 is built with eight SLCC packages
each containing two 128K x 8 FLASH memory devices.
Each SLCC is hermetically sealed making the module
suitable for commercial, industrial and military
applications.
By using SLCCs, the ‘’Versa-Stack’’ family of modules
offers a higher board density of memory than available
with conventional through-hole, surface mount, module
or hybrid techniques.
FEATURES:
Organization:
512K x 32, 1 Meg x 16
Fast Access Times (max.):
120, 150, 170, 200, 250ns
Fully Static Operation
- No clock or refresh required
TTL Compatible Inputs
and Outputs
Common Data Inputs
and Outputs
10,000 Erase/Program
Cycles (min.)
66 - Pin PGA ‘’VERSA-STACK’’
Package
FUNCTIONAL BLOCK DIAGRAM
PIN-OUT DIAGRAM
PIN NAMES
A0 - A16
I/O0 - I/O31
CE0 - CE7
WE0, WE1
OE
V
PP
V
DD
V
SS
N.C.
Address Inputs
Data Input/Output
Chip Enables
Write Enables
Output Enable
Programming
Voltage (+12.0V)
Power (+5V)
Ground
No Connect
30A072-12
REV. C
This document contains information on a product that is currently released
to production at Dense-Pac Microsystems, Inc. Dense-Pac reserves the
right to change products or specifications herein without prior notice.
1
About .cio
When compiling ccs, a warning message appears saying "creating output section .cio without SECTIONS specification". What is this .cio?...
restrick DSP and ARM Processors
MSM5100 chip development
I'd like to ask everyone, does anyone know what programming language is used for the Qualcomm MSM5100 chip? My boss wants to use this chip, but I don't have any information. If any netizen can provide...
bobowoya Embedded System
Understanding FFT Graphs
[i=s]This post was last edited by dontium on 2015-1-23 13:22[/i]By Bonnie C. Baker, Texas Instruments( THIS))Keywords : analog circuit design,Converter、ADC、Industrial Applications、Medical Electronics,...
德州仪器 Analogue and Mixed Signal
LCD_A module of msp430 microcontroller
[p=28, null, left][color=rgb(78, 78, 78)]The display control part of the 430 microcontroller is very simple, directly driving the segment code display. Taking the msp430f4152 as an example, the LCD di...
灞波儿奔 Microcontroller MCU
Real-time operating system μC/OS-Ⅱ
Chapter 3 Interrupts and Clocks of μC/OS-Ⅱ 3.1 Interrupt Process of μC/OS-Ⅱ ☆ Interrupt process of μC/OS-Ⅱ: After the system receives an interrupt request, if the CPU is in the interrupt-enabled state...
Jacktang Microcontroller MCU
Isn't the stimulus file of Xilinx ISE Verilog language a testbench file?
I just learned about Xilinx FPGA. Now I am writing a simple thing and need to simulate it. But it is not as easy to generate testbench files as Altera. I am confused. 1) Why is there no Verilog testbe...
Kileo FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2804  838  11  1615  2666  57  17  1  33  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号