EEWORLDEEWORLDEEWORLD

Part Number

Search

531SC363M000DGR

Description
LVDS Output Clock Oscillator, 363MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531SC363M000DGR Overview

LVDS Output Clock Oscillator, 363MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531SC363M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency363 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Watchdog Problem
[list] [*]I am using Tiva C Lanchpad to do an experiment, and when I run to the following sentence, the program runs away. //Initialize the watchdog if(WatchdogLockState(WATCHDOG0_BASE)==true) { Watch...
chenbingjy Microcontroller MCU
Convention for couples' quarrels =======》Currently the most popular post
1. Do not quarrel in front of parents, relatives, and neighbors, and give each other face in public places. 2. No matter who is right or wrong, as long as there is a quarrel, the man must first coax t...
天天向上 Talking
AD conversion help in multisim10
When I use max1183 to simulate AD conversion, the chip output is always 0. I can't figure it out. I would like to ask experts to help me. Thank you! [email=xuwq2@163.com]xuwq2@163.com[/email]...
xuwq2 FPGA/CPLD
【Project Outsourcing】Freescale I.MX53 Software and Hardware Platform
Freescale I.MX53 hardware and software platformProject budget:¥50,000~80,000 Development cycle: 90 days Project Category: android Bidding requirements:Project tags:java ANDROID linux PCB schematicProj...
CSTO项目交易 MCU
MAX809-MAX810 Three-pin microprocessor reset chip
MAX809-MAX810 Three-pin microprocessor reset chip brief introduction MAX809-MAX810 are two different chips, some are more common in the case of triodes...
rain RF/Wirelessly
Classification of DSP processors
Sitara ARM Microprocessors– The Sitara product platform includes high-performance ARM Cortex-A8 and ARM9-based embedded microprocessors ranging from 375MHz to 1.GHz, with future roadmap devices exceed...
Aguilera DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2295  164  340  1101  1406  47  4  7  23  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号