EEWORLDEEWORLDEEWORLD

Part Number

Search

85408BG

Description
Low Skew Clock Driver, 85408 Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.925 MM HEIGHT, MO-153, TSSOP-24
Categorylogic    logic   
File Size334KB,16 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric Compare View All

85408BG Overview

Low Skew Clock Driver, 85408 Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.925 MM HEIGHT, MO-153, TSSOP-24

85408BG Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeTSSOP
package instruction4.40 X 7.80 MM, 0.925 MM HEIGHT, MO-153, TSSOP-24
Contacts24
Reach Compliance Codenot_compliant
ECCN codeEAR99
series85408
Input adjustmentDIFFERENTIAL
JESD-30 codeR-PDSO-G24
JESD-609 codee0
length7.8 mm
Logic integrated circuit typeLOW SKEW CLOCK DRIVER
Humidity sensitivity level1
Number of functions1
Number of inverted outputs
Number of terminals24
Actual output times8
Maximum operating temperature70 °C
Minimum operating temperature
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP24,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)225
power supply3.3 V
Prop。Delay @ Nom-Sup2.4 ns
propagation delay (tpd)2.4 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.05 ns
Maximum seat height1.2 mm
Maximum supply voltage (Vsup)3.465 V
Minimum supply voltage (Vsup)3.135 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
width4.4 mm
minfmax700 MHz
Low Skew, 1-to-8, Differential-to-LVDS
Clock
85408
DATA SHEET
General Description
The 85408 is a low skew, high performance 1-to-8
Differential-to-LVDS Clock Distribution Chip. The 85408 CLK, nCLK
pair can accept most differential input levels and translates them to
3.3V LVDS output levels. Utilizing Low Voltage Differential Signaling
(LVDS), the 85408 provides a low power, low noise, low skew,
point-to-point solution for distributing LVDS clock signals.
Guaranteed output and part-to-part skew specifications make the
85408 ideal for those applications demanding well defined
performance and repeatability.
Features
Eight differential LVDS output pairs
CLK/nCLK can accept the following differential input levels:
LVPECL, LVDS, LVHSTL, HCSL, SSTL
Maximum output frequency: 700MHz
Translates any differential input signal (LVPECL, LVHSTL, SSTL,
HCSL) to LVDS levels without external bias networks
Translates any single-ended input signal to LVDS with resistor
bias on nCLK input
Output skew: 50ps (maximum)
Part-to-part skew: 550ps (maximum)
Propagation delay: 2.4ns (maximum)
3.3V operating supply
0°C to 70°C ambient operating temperature
Available in lead-free (RoHS 6) package
Block Diagram
OE
Q0
nQ0
Q1
nQ1
Q2
nQ2
Q3
nQ3
Q4
nQ4
Q5
nQ5
Q6
nQ6
Q7
nQ7
Pin Assignment
nQ6
Q6
nQ5
Q5
nQ4
Q4
nQ3
Q3
nQ2
Q2
nQ1
Q1
1
2
3
4
5
6
7
8
9
10
11
12
24
23
22
21
20
19
18
17
16
15
14
13
Q7
nQ7
OE
GND
V
DD
V
DD
GND
V
DD
CLK
nCLK
Q0
nQ0
CLK
nCLK
85408
24-Lead TSSOP
4.4mm x 7.8mm x 0.925mm package body
G Package
Top View
85408 Rev C 1/5/15
1
©2015 Integrated Device Technology, Inc.

85408BG Related Products

85408BG 85408BGT
Description Low Skew Clock Driver, 85408 Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.925 MM HEIGHT, MO-153, TSSOP-24 Low Skew Clock Driver, 85408 Series, 8 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 X 7.80 MM, 0.925 MM HEIGHT, MO-153, TSSOP-24
Is it lead-free? Contains lead Contains lead
Is it Rohs certified? incompatible incompatible
Maker IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Parts packaging code TSSOP TSSOP
package instruction 4.40 X 7.80 MM, 0.925 MM HEIGHT, MO-153, TSSOP-24 4.40 X 7.80 MM, 0.925 MM HEIGHT, MO-153, TSSOP-24
Contacts 24 24
Reach Compliance Code not_compliant not_compliant
ECCN code EAR99 EAR99
series 85408 85408
Input adjustment DIFFERENTIAL DIFFERENTIAL
JESD-30 code R-PDSO-G24 R-PDSO-G24
JESD-609 code e0 e0
length 7.8 mm 7.8 mm
Logic integrated circuit type LOW SKEW CLOCK DRIVER LOW SKEW CLOCK DRIVER
Humidity sensitivity level 1 1
Number of functions 1 1
Number of terminals 24 24
Actual output times 8 8
Maximum operating temperature 70 °C 70 °C
Output characteristics 3-STATE 3-STATE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TSSOP TSSOP
Encapsulate equivalent code TSSOP24,.25 TSSOP24,.25
Package shape RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 225 225
power supply 3.3 V 3.3 V
Prop。Delay @ Nom-Sup 2.4 ns 2.4 ns
propagation delay (tpd) 2.4 ns 2.4 ns
Certification status Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.05 ns 0.05 ns
Maximum seat height 1.2 mm 1.2 mm
Maximum supply voltage (Vsup) 3.465 V 3.465 V
Minimum supply voltage (Vsup) 3.135 V 3.135 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V
surface mount YES YES
Temperature level COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn85Pb15) Tin/Lead (Sn85Pb15)
Terminal form GULL WING GULL WING
Terminal pitch 0.65 mm 0.65 mm
Terminal location DUAL DUAL
Maximum time at peak reflow temperature 30 30
width 4.4 mm 4.4 mm
minfmax 700 MHz 700 MHz

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1693  1150  945  162  68  35  24  20  4  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号