EEWORLDEEWORLDEEWORLD

Part Number

Search

HYM7V72A801TFG-15

Description
Synchronous DRAM Module, 8MX72, 10ns, CMOS, DIMM-168
Categorystorage    storage   
File Size294KB,15 Pages
ManufacturerSK Hynix
Websitehttp://www.hynix.com/eng/
Download Datasheet Parametric View All

HYM7V72A801TFG-15 Overview

Synchronous DRAM Module, 8MX72, 10ns, CMOS, DIMM-168

HYM7V72A801TFG-15 Parametric

Parameter NameAttribute value
MakerSK Hynix
Parts packaging codeDIMM
package instruction,
Contacts168
Reach Compliance Codeunknown
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time10 ns
JESD-30 codeR-XDMA-N168
memory density603979776 bit
Memory IC TypeSYNCHRONOUS DRAM MODULE
memory width72
Number of functions1
Number of ports1
Number of terminals168
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize8MX72
Package body materialUNSPECIFIED
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Certification statusNot Qualified
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formNO LEAD
Terminal locationDUAL
8Mx72 bit SDRAM Unbuffered DIMM F-Series
based on 8Mx8 SDRAM, LVTTL, 2/4-Banks & 4K/8K-Refresh
HYM7V72A800/ HYM7V72A801/ HYM7V72A830/ HYM7V72A831
DESCRIPTION
The HYM7V72A800/ 72A801/ 72A830/ 72A831 F-Series are high speed 3.3-Volt synchronous dynamic
RAM Modules composed of nine 8Mx8 bit Synchronous DRAMs in 54-pin TSOPII and 8-pin TSSOP 2K bit
E
2
PROM on a 168-pin glass-epoxy printed circuit board. Two 0.22µF and two 0.0022µF decoupling capa-
citors per each SDRAM are mounted on the module.
The HYM7V72A800/ 72A801/ 72A830/ 72A831 F-Series are gold plated socket type Dual In-line Memory
Modules suitable for easy interchange and addition of 64M bytes memory. All addresses, data and control
inputs are latched on the rising edge of the master clock input. The data paths are internally pipelined to
achieve very high bandwidths.
FEATURES
168-Pin Unbuffered DIMM with ECC
2
Serial Presence Detect with Serial E PROM
Meets all the other JEDEC specifications
Single 3.3V±0.3V power supply
All device pins are LVTTL compatible
4096 refresh cycles every 64ms or 8192 refresh
cycles every 128ms
Fully synchronous ; all inputs referenced to
positive edge of system clock
Dual or Quad internal banks with single pulsed
/RAS
Auto precharge/precharge all banks by A10 flag
Possible to assert random column address
every clock cycle
Interleaved auto refresh mode
Programmable burst lengths and sequences
- 1,2,4,8,full page for Sequential type
- 1,2,4,8 for Interleave type
Programmable /CAS latency ; 1,2,3 clocks
Support clock suspend/power down mode by
CKE0
Data mask function by DQM
Mode register set programming
Burst termination command
Self refresh provides minimum power, full
internal refresh control
ORDERING INFORMATION
Part No.
HYM7V72A800TFG - 10/12/15
HYM7V72A801TFG - 10/12/15
HYM7V72A830TFG - 10/12/15
HYM7V72A831TFG - 10/12/15
Max. Frequency
100/ 83/ 66 MHz
100/ 83/ 66 MHz
100/ 83/ 66 MHz
100/ 83/ 66 MHz
SDRAM Bank
2 Banks
4 Banks
2 Banks
4 Banks
Refresh
4K
4K
8K
8K
Package
TSOP
TSOP
TSOP
TSOP
Plating
Gold
Gold
Gold
Gold
This document is a general product description and is subject to change without notice. Hyundai Electronics does not assume
any responsibility for use of circuits described. No patent licenses are implied.
Sep. 1998
Rev 4.1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 42  1183  605  1032  219  1  24  13  21  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号