EEWORLDEEWORLDEEWORLD

Part Number

Search

DS21FT40N

Description
Framer, CMOS, PBGA300, 27 X 27 MM, 1.27 MM PITCH, MCMBGA-300
CategoryWireless rf/communication    Telecom circuit   
File Size386KB,87 Pages
ManufacturerMaxim
Websitehttps://www.maximintegrated.com/en.html
Download Datasheet Parametric View All

DS21FT40N Overview

Framer, CMOS, PBGA300, 27 X 27 MM, 1.27 MM PITCH, MCMBGA-300

DS21FT40N Parametric

Parameter NameAttribute value
MakerMaxim
Parts packaging codeBGA
package instructionBGA,
Contacts300
Reach Compliance Codeunknown
JESD-30 codeS-PBGA-B300
JESD-609 codee0
length27 mm
Number of functions1
Number of terminals300
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Certification statusNot Qualified
Maximum seat height2.54 mm
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Telecom integrated circuit typesFRAMER
Temperature levelINDUSTRIAL
Terminal surfaceTIN LEAD
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
width27 mm
DS21FT40
Four x Three 12 Channel E1 Framer
www.dalsemi.com
MULTI-CHIP MODULE FEATURES
Twelve (12) completely independent
E1 Framers in one small 27 mm x 27 mm
Package
Each Multi-Chip Module (MCM) Contains
Three DS21Q44 Quad E1 Framer Die
Each Quad Framer can be concatenated into
a Single 8.192 MHz Backplane Data Stream
300–pin MCM 1.27 mm pitch BGA package
(27 mm X 27 mm)
Low Power 3.3V CMOS with 5V Tolerant
Input & Outputs
FUNCTIONAL DIAGRAM
Receive
Framer
Transmit
Formatter
FRAMER #1
FRAMER #2
FRAMER #3
ρρρ
Elastic
Store
Elastic
Store
FRAMER #12
Control Port
FRAMER FEATURES
All framers are fully independent; transmit
and receive sections of each framer are fully
independent
Frames to FAS, CAS, CCS, and CRC4
formats
Each framer contains dual two–frame elastic
store slip buffers that can connect to
asynchronous backplanes up to 8.192 MHz
8–bit parallel control port that can be used
directly on either multiplexed or non–
multiplexed buses (Intel or Motorola)
Easy access to Si and Sa bits
Extracts and inserts CAS signaling
Large counters for bipolar and code
violations, CRC4 code word errors, FAS
word errors, and E-bits
Programmable output clocks for Fractional
E1, per channel loopback, H0 and H12
applications
Integral HDLC controller with 64-byte
buffers. Configurable for Sa bits or DS0
operation
Detects and generates AIS, remote alarm,
and remote multiframe alarms
IEEE 1149.1 support
DESCRIPTION
The DS21FT40 MCM offers a high density packaging arrangement for the DS21Q44 E1 Enhanced Quad
Framer. Three DS21Q44 silicon die are packaged in a Multi-Chip Module (MCM) with the electrical
connections as shown in Figure 1-1. The DS21FT40 is closely related to the DS21FT44. Most of the
functions of the DS21FT44 are available on the DS21FT40. The differences are listed in Table 1-1.
Table 2-1 lists all of the signals on the MCM.
The DS21Q44 E1 Framer is an enhanced version of the DS21Q43 Quad E1 Framer. Each DS21Q44 die
contains four framers that are configured and read through a common microprocessor-compatible parallel
port. Each framer consists of a receive framer, receive elastic store, transmit formatter and transmit
elastic store. All four framers in the DS21Q44 are totally independent, they do not share a common
framing synchronizer. Also, the transmit and receive sides of each framer are totally independent. The
1 of 87
041400

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2004  517  527  620  756  41  11  13  16  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号