EEWORLDEEWORLDEEWORLD

Part Number

Search

ASM5I2305A-1H-08-ST

Description
PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), CMOS, PDSO8, 0.150 INCH, SOIC-8
Categorylogic    logic   
File Size398KB,20 Pages
ManufacturerPulseCore Semiconductor Corporation
Download Datasheet Parametric View All

ASM5I2305A-1H-08-ST Overview

PLL Based Clock Driver, 2305 Series, 4 True Output(s), 0 Inverted Output(s), CMOS, PDSO8, 0.150 INCH, SOIC-8

ASM5I2305A-1H-08-ST Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerPulseCore Semiconductor Corporation
package instructionSOP,
Reach Compliance Codeunknown
series2305
Input adjustmentSTANDARD
JESD-30 codeR-PDSO-G8
length4.9 mm
Logic integrated circuit typePLL BASED CLOCK DRIVER
Number of functions1
Number of inverted outputs
Number of terminals8
Actual output times4
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
propagation delay (tpd)0.35 ns
Certification statusNot Qualified
Same Edge Skew-Max(tskwd)0.25 ns
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width3.9116 mm
minfmax133 MHz
September 2005
rev 1.6
3.3V Zero Delay Buffer
General Features
15MHz to 133MHz operating range, compatible
with CPU and PCI bus frequencies.
Zero input - output propagation delay.
Multiple low-skew outputs.
Output-output skew less than 250pS.
Device-device skew less than 700pS.
One input drives 9 outputs, grouped as
4 + 4 + 1(ASM5P2309A).
One input drives 5 outputs (ASM5P2305A).
Less than 200 pS cycle-to-cycle jitter is compatible
with Pentium
®
based systems.
Test Mode to bypass PLL (ASM5P2309A only,
Refer Select Input Decoding Table).
Available in 16pin 150-mil SOIC, 4.4 mm TSSOP
(ASM5P2309A), and in 8pin 150-mil SOIC
package (ASM5P2305A).
3.3V operation, advanced 0.35µ CMOS
technology.
ASM5P2309A
ASM5P2305A
133MHz frequencies, and has higher drive than the -1
devices. All parts have on-chip PLLs that lock to an input
clock on the REF pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad.
The ASM5P2309A has two banks of four outputs each,
which can be controlled by the Select inputs as shown in
the Select Input Decoding Table. The select input also
allows the input clock to be directly applied to the outputs
for chip and system testing purposes.
Multiple ASM5P2309A and ASM5P2305A devices can
accept the same input clock and distribute it. In this case
the skew between the outputs of the two devices is
guaranteed to be less than 700pS.
All outputs have less than 200pS of cycle-to-cycle jitter.
The input and output propagation delay is guaranteed to be
less than 350pS, and the output to output skew is
guaranteed to be less than 250pS.
The ASM5P2309A and the ASM5P2305A are available in
two different configurations, as shown in the ordering
information table. The ASM5P2305A-1/ ASM5P2309A-1 is
the base part. The ASM5P2305A-1H/ ASM5P2309A-1H is
the high drive version of the -1 and its rise and fall times
are much faster than -1 part.
Functional Description
ASM5P2309A is a versatile, 3.3V zero-delay buffer
designed to distribute high-speed clocks. It accepts one
reference input and drives out nine low-skew clocks. It is
available in a 16-pin package. The ASM5P2305A is the
eight-pin version of the ASM5P2309A. It accepts one
reference input and drives out five low-skew clocks.
The -1H version of the ASM5P23XXA operates at up to
Block Diagram
PLL
PLL
CLKOUT
CLK1
CLK2
CLK3
S2
S1
REF
MUX
CLKOUT
CLKA1
CLKA2
CLKA3
CLKA4
Select Input
Decoding
CLKB1
CLKB2
CLKB3
REF
ASM5P2305A
CLK4
ASM5P2309A
CLKB4
Alliance Semiconductor
2575 Augustine Drive
Santa Clara, CA
Tel: 408.855.4900
Fax: 408.855.4999
www.alsc.com
Notice: The information in this document is subject to change without notice.
Positive and negative feedback problems
In this diagram, if a feedback resistor is connected from the output to the input, which one is the non-inverting input and which one is the inverting input? Terminal 1 or Terminal 2?...
catalpa Analog electronics
Question about Teststand user manager privilege
For the setting of Teststand user manager privilage, we set up three groups, OP, TECH, and ADMIN. We only opened the operator privilege to the OP Group, but when the OP changed the password and logged...
wjs056194 Test/Measurement
How large should the line spacing be for 150MHz data lines and address lines?
How big should the line spacing be for 150MHz data and address lines? My current line width is 10mil, but there is only 10mil of space between them. Should I make the line width smaller to increase th...
caijianfa55 PCB Design
Transfer techv6713dsp development board + Wenting TDS510 emulator + microcontroller + some DSP chips
Transfer new DSP chip TMS320VC33PGE150 one TMS320LF2407APGEAYIGE two TMS320C6713BGD20one Wenting TDS510-USB emulator and techv6713dsp development board is very easy to use development board see the fo...
huangzixuan DSP and ARM Processors
Byte/word alignment issues in DSP
DSP enforces byte alignment for char, short, and int, which means char is aligned by byte, int is aligned by 4 bytes, and short is aligned by 2 bytes. So when char* points to 0x1, using (int*)char* ac...
Aguilera DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2685  1947  14  2182  1222  55  40  1  44  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号