EEWORLDEEWORLDEEWORLD

Part Number

Search

CD-700KACNCB-32.000

Description
PHASE LOCKED LOOP, CQCC16, HERMETIC SEALED, CERAMIC, SMD-16
CategoryAnalog mixed-signal IC    The signal circuit   
File Size147KB,14 Pages
ManufacturerVectron International, Inc.
Websitehttp://www.vectron.com/
Environmental Compliance  
Download Datasheet Parametric View All

CD-700KACNCB-32.000 Overview

PHASE LOCKED LOOP, CQCC16, HERMETIC SEALED, CERAMIC, SMD-16

CD-700KACNCB-32.000 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerVectron International, Inc.
Parts packaging codeSOIC
package instructionQCCN,
Contacts16
Reach Compliance Codecompliant
Analog Integrated Circuits - Other TypesPHASE LOCKED LOOP
JESD-30 codeR-CQCC-N16
JESD-609 codee4
length7.49 mm
Humidity sensitivity level1
Number of functions1
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Package shapeRECTANGULAR
Package formCHIP CARRIER
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height2.13 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceGOLD OVER NICKEL
Terminal formNO LEAD
Terminal pitch1.02 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width5.08 mm
CD-700
Complete VCXO Based Phase Lock Loop
Features
5 x 7.5 x 2 mm, smallest VCXO PLL available
Output Frequencies to 65.536 MHz
5.0 or 3.3 Vdc operation
Tri-State Output
Loss of Signal Alarm
VCXO with CMOS outputs
0/70 or –40/85
°C
temperature range
Hermetically sealed ceramic SMD package
Applications
Frequency Translation
Clock Smoothing, Clock Switching
NRZ Clock recovery
LOS
(8)
PHO OPN
(3)
(2)
OPOUT
(1)
VC
(16)
LOSIN
(4)
DSLAM, ADM, ATM, Aggregation, Optical
Switching/Routing, Base Station
Low jitter PLL’s
DATAIN
(5)
CLKIN
(6)
VCXO
Phase
Detector
and LOS
OP-Amp
OUT1
(13)
Description
Optional
n
2 Divider
OUT2
(11)
RCLK RDATA
(9)
(10)
OPP
(15)
GND
(7)
VDD
(14)
HIZ
(12)
The VI CD-700 is a user-configurable crystal
based PLL integrated circuit. It includes a digital
phase detector, op-amp, VCXO and additional
integrated functions for use in digital
synchronization applications. Loop filter software
is available as well SPICE models for circuit
simulation.
Figure 1. CD-700 Block Diagram
Vectron International 166 Glover Avenue, Norwalk CT 06856-5160
Tel:1-88-VECTRON-1
e-mail: vectron@vectron.com
Share solutions to common problems in debugging TMS320C2000 series?
1) Single-step operation is possible, but continuous operation always returns to address 0: Watchdog is not turned off, and continuous operation resets the DSP back to address 0. 2) OUT files cannot b...
Aguilera DSP and ARM Processors
RISCV Linux simulation environment construction and summary
1. For the open source code of RISC V, you can access it from the link of this website, which summarizes various information about RISC V: https://cnrv.io/resource2. Install your own virtual machine o...
木犯001号 FPGA/CPLD
Power World Chinese Journal-Research on Energy Storage Characteristics of Supercapacitors
Power World Chinese Journal-Research on Energy Storage Characteristics of Supercapacitors...
tonytong Power technology
Please help me, there seems to be something wrong with the development board
Yesterday the development board was working fine. Today I changed a program and it didn't work when I downloaded it again. I changed to a program that I used to use. The program can be downloaded, but...
zhenpeng25 FPGA/CPLD
busybox 1.1.0
An error occurred when cross-compiling busybox 1.1.0 with 4.4.3 /home/bsec/busybox-1.1.0/libbb/procps.c:15:22: error: asm/page.h: No such find. After searching in many places , it was found that there...
bjwang Embedded System
Last year, I completed the drawing of the 4-layer PCB board for the router (or should I say the wiring was completed). I hope you can give me some advice.
[i=s]This post was last edited by chen468859 on 2017-1-24 16:38[/i] It was my first time drawing a 4-layer board. I was confused at first glance at so many schematic diagrams and components after they...
chen468859 PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2650  2221  1198  1987  2892  54  45  25  40  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号