EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72T40118L4BBG

Description
FIFO, 128KX40, 3.2ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
Categorystorage    storage   
File Size472KB,52 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric Compare View All

IDT72T40118L4BBG Overview

FIFO, 128KX40, 3.2ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208

IDT72T40118L4BBG Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIDT (Integrated Device Technology)
Parts packaging codeBGA
package instruction17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
Contacts208
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum access time3.2 ns
Other featuresALTERNATIVE MEMORY WIDTH: 10 AND 20
period time4 ns
JESD-30 codeS-PBGA-B208
JESD-609 codee1
length17 mm
memory density5242880 bit
memory width40
Humidity sensitivity level3
Number of functions1
Number of terminals208
word count131072 words
character code128000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize128KX40
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.97 mm
Maximum supply voltage (Vsup)2.625 V
Minimum supply voltage (Vsup)2.375 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN SILVER COPPER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width17 mm
2.5 VOLT HIGH-SPEED TeraSync™ DDR/SDR FIFO 40-BIT CONFIGURATION
16,384 x 40, 32,768 x 40,
65,536 x 40, 131,072 x 40
IDT72T4088, IDT72T4098
IDT72T40108, IDT72T40118
FEATURES
Choose among the following memory organizations:
IDT72T4088
16,384 x 40
IDT72T4098
32,768 x 40
IDT72T40108
65,536 x 40
IDT72T40118
131,072 x 40
Up to 250MHz operating frequency or 10Gbps throughput in SDR mode
Up to 110MHz operating frequency or 10Gbps throughput in DDR mode
Users selectable input port to output port data rates, 500Mb/s
Data Rate
-DDR to DDR
-DDR to SDR
-SDR to DDR
-SDR to SDR
User selectable HSTL or LVTTL I/Os
Read Enable & Read Clock Echo outputs aid high speed operation
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
3.3V Input tolerant
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input enables/disables Write
Operations
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of four preselected offsets
Dedicated serial clock input for serial programming of flag offsets
User selectable input and output port bus sizing
-x40 in to x40 out
-x40 in to x20 out
-x40 in to x10 out
-x20 in to x40 out
-x10 in to x40 out
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty and Full flags signal FIFO status
Select IDT Standard timing (using
EF
and
FF
flags) or First
Word Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into High-Impedance state
JTAG port, provided for Boundary Scan function
208 Ball Grid array (PBGA), 17mm x 17mm, 1mm pitch
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
D
0
-D
n
(x40, x20, x10)
WEN
WCS
WCLK
SREN SEN
SCLK
WSDR
INPUT REGISTER
OFFSET REGISTER
SI
SO
FF/IR
PAF
EF/OR
PAE
FWFT
FSEL0
FSEL1
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 40,
32,768 x 40
65,536 x 40
131,072 x 40
FLAG
LOGIC
WRITE POINTER
READ POINTER
BM
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
Vref
HSTL
BUS
CONFIGURATION
RESET
LOGIC
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
MARK
RSDR
JTAG CONTROL
(BOUNDARY SCAN)
RCLK
REN
RCS
HSTL I/0
CONTROL
OE
EREN
5995 drw01
Q
0
-Q
n
(x40, x20, x10)
ERCLK
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The TeraSync is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
FEBRUARY 2009
DSC-5995/11
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72T40118L4BBG Related Products

IDT72T40118L4BBG IDT72T40118L6-7BB IDT72T40118L5BB IDT72T40108L4BB IDT72T40118L10BB IDT72T40108L10BB IDT72T4098L4BB IDT72T40108L5BB IDT72T40118L4BB IDT72T40108L6-7BB
Description FIFO, 128KX40, 3.2ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 FIFO, 128KX40, 3.8ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 FIFO, 128KX40, 3.6ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 FIFO, 64KX40, 3.2ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 FIFO, 128KX40, 4.5ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 FIFO, 64KX40, 4.5ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 FIFO, 32KX40, 3.2ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 FIFO, 64KX40, 3.6ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 FIFO, 128KX40, 3.2ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 FIFO, 64KX40, 3.8ns, Synchronous, CMOS, PBGA208, 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
Is it Rohs certified? conform to incompatible incompatible incompatible incompatible incompatible incompatible incompatible incompatible incompatible
Parts packaging code BGA BGA BGA BGA BGA BGA BGA BGA BGA BGA
package instruction 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208 17 X 17 MM, 1 MM PITCH, PLASTIC, BGA-208
Contacts 208 208 208 208 208 208 208 208 208 208
Reach Compliance Code compliant _compli not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
Maximum access time 3.2 ns 3.8 ns 3.6 ns 3.2 ns 4.5 ns 4.5 ns 3.2 ns 3.6 ns 3.2 ns 3.8 ns
Other features ALTERNATIVE MEMORY WIDTH: 10 AND 20 ALTERNATIVE MEMORY WIDTH: 10 AND 20 ALTERNATIVE MEMORY WIDTH: 10 AND 20 ALTERNATIVE MEMORY WIDTH: 10 AND 20 ALTERNATIVE MEMORY WIDTH: 10 AND 20 ALTERNATIVE MEMORY WIDTH: 10 AND 20 ALTERNATIVE MEMORY WIDTH: 10 AND 20 ALTERNATIVE MEMORY WIDTH: 10 AND 20 ALTERNATIVE MEMORY WIDTH: 10 AND 20 ALTERNATIVE MEMORY WIDTH: 10 AND 20
period time 4 ns 6.7 ns 5 ns 4 ns 10 ns 10 ns 4 ns 5 ns 4 ns 6.7 ns
JESD-30 code S-PBGA-B208 S-PBGA-B208 S-PBGA-B208 S-PBGA-B208 S-PBGA-B208 S-PBGA-B208 S-PBGA-B208 S-PBGA-B208 S-PBGA-B208 S-PBGA-B208
JESD-609 code e1 e0 e0 e0 e0 e0 e0 e0 e0 e0
length 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm
memory density 5242880 bit 5242880 bi 5242880 bit 2621440 bit 5242880 bit 2621440 bit 1310720 bit 2621440 bit 5242880 bit 2621440 bit
memory width 40 40 40 40 40 40 40 40 40 40
Humidity sensitivity level 3 3 3 3 3 3 3 3 3 3
Number of functions 1 1 1 1 1 1 1 1 1 1
Number of terminals 208 208 208 208 208 208 208 208 208 208
word count 131072 words 131072 words 131072 words 65536 words 131072 words 65536 words 32768 words 65536 words 131072 words 65536 words
character code 128000 128000 128000 64000 128000 64000 32000 64000 128000 64000
Operating mode SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
Maximum operating temperature 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C 70 °C
organize 128KX40 128KX40 128KX40 64KX40 128KX40 64KX40 32KX40 64KX40 128KX40 64KX40
Exportable YES YES YES YES YES YES YES YES YES YES
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA BGA BGA BGA BGA BGA BGA BGA BGA BGA
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
Parallel/Serial PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL PARALLEL
Peak Reflow Temperature (Celsius) 260 225 225 225 225 225 225 225 225 225
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 1.97 mm 1.97 mm 1.97 mm 1.97 mm 1.97 mm 1.97 mm 1.97 mm 1.97 mm 1.97 mm 1.97 mm
Maximum supply voltage (Vsup) 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V 2.625 V
Minimum supply voltage (Vsup) 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V 2.375 V
Nominal supply voltage (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
surface mount YES YES YES YES YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
Temperature level COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
Terminal surface TIN SILVER COPPER Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37)
Terminal form BALL BALL BALL BALL BALL BALL BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature 30 30 30 30 30 30 30 30 30 30
width 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm 17 mm
Maker IDT (Integrated Device Technology) - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
Maximum clock frequency (fCLK) - 150 MHz 200 MHz 250 MHz 100 MHz 100 MHz 250 MHz 200 MHz 250 MHz 150 MHz
Memory IC Type - OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO OTHER FIFO
Encapsulate equivalent code - BGA208,16X16,40 BGA208,16X16,40 BGA208,16X16,40 BGA208,16X16,40 BGA208,16X16,40 BGA208,16X16,40 BGA208,16X16,40 BGA208,16X16,40 BGA208,16X16,40
power supply - 1.5/2.5,2.5 V 1.5/2.5,2.5 V 1.5/2.5,2.5 V 1.5/2.5,2.5 V 1.5/2.5,2.5 V 1.5/2.5,2.5 V 1.5/2.5,2.5 V 1.5/2.5,2.5 V 1.5/2.5,2.5 V
Maximum standby current - 0.05 A 0.05 A 0.05 A 0.05 A 0.05 A 0.05 A 0.05 A 0.05 A 0.05 A
Maximum slew rate - 0.06 mA 0.06 mA 0.06 mA 0.06 mA 0.06 mA 0.06 mA 0.06 mA 0.06 mA 0.06 mA
Base Number Matches - 1 1 1 1 1 1 - - -

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 157  1976  2771  1136  2124  4  40  56  23  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号