EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT72213L15TP

Description
FIFO, 512X1, 10ns, Synchronous, CMOS, PDIP24, 0.300 INCH, 0.100 INCH PITCH, THIN, PLASTIC, DIP-24
Categorystorage    storage   
File Size187KB,16 Pages
ManufacturerIDT (Integrated Device Technology)
Download Datasheet Parametric View All

IDT72213L15TP Overview

FIFO, 512X1, 10ns, Synchronous, CMOS, PDIP24, 0.300 INCH, 0.100 INCH PITCH, THIN, PLASTIC, DIP-24

IDT72213L15TP Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIDT (Integrated Device Technology)
Parts packaging codeDIP
package instruction0.300 INCH, 0.100 INCH PITCH, THIN, PLASTIC, DIP-24
Contacts24
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum access time10 ns
Maximum clock frequency (fCLK)66.7 MHz
period time15 ns
JESD-30 codeR-PDIP-T24
JESD-609 codee0
length31.6865 mm
memory density512 bit
Memory IC TypeOTHER FIFO
memory width1
Number of functions1
Number of terminals24
word count512 words
character code512
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512X1
Output characteristics3-STATE
ExportableYES
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP24,.3
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialSERIAL
power supply5 V
Certification statusNot Qualified
Maximum seat height4.191 mm
Maximum standby current0.08 A
Maximum slew rate0.08 mA
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn85Pb15)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
width7.62 mm
IDT72423/72203/72213 CMOS SINGLE BIT SyncFIFO™
64 x 1, 256 x 1, 512 x 1
®
CMOS SINGLE BIT SyncFIFO
64 X 1, 256 x 1, 512 x 1
MILITARY AND COMMERCIAL TEMPERATURE RANGES
PRELIMINARY
IDT72423
IDT72203
IDT72213
Integrated Device Technology, Inc.
FEATURES:
64 x 1-bit organization (IDT72423)
256 x 1-bit organization (IDT72203)
512 x 1-bit organization (IDT72213)
10 ns read/write cycle time (IDT72423/72203/72213)
Independent read and write clock lines
Empty and Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can
be programmed to any depth via a dedicated port (Pn).
These flags default to Empty+7 and Full-7, respectively.
• Output enable puts output data bus in high impedance
state
• Available in 24-pin SOIC, 24-pin plastic DIP (300 mil.),
and 24-pin ceramic DIP (300 mil.)
• Military product compliant to MIL-STD-883, Class B
Advanced submicron CMOS technology
DESCRIPTION:
The IDT72423/72203/72213 SyncFIFO
are very high-
speed, low-power First-In, First-Out (FIFO) memories with a
word width of 1 and clocked read and write controls. The
IDT72423/72203/72213 have a 64, 256, and 512 x 1-bit
memory arrays, respectively. These FIFOs are appropriate
for a wide variety of serial data buffering needs, especially
telecommunications applications such as networks, modems,
signal processing, and serial interfaces.
These single-bit FIFOs have 1-bit input (D) and output ports
(Q).The input port is controlled by a free-running clock (WCLK),
and two write enable pins (
WEN1
, WEN2). Data is written into
the Synchronous FIFO on every rising clock edge when the
write enable pins are asserted. The output port is controlled by
another clock pin (RCLK) and a read enable pin (
REN
). The
read clock can be tied to the write clock for single clock
operation or the two clocks can run asynchronous of one
another for dual clock operation. An output enable pin (
OE
) is
provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (
EF
)
and Full (
FF
). Two programmable flags, Almost-Empty (
PAE
)
and Almost-Full (
PAF
), are provided for improved system
control. The programmable flags default to Empty+7 and Full-
7 for
PAE
and
PAF
, respectively. The programmable flag
offset is loaded via the Program Inputs (P0 - P7), on the rising
WCLK when the load pin (
LD
) is asserted.
The IDT72423/72203/72213/ are fabricated using IDT’s
high-speed submicron CMOS technology. Military grade prod-
uct is manufactured in compliance with the latest revision of
MIL-STD-883, Class B.
P
0
- P
7
FUNCTIONAL BLOCK DIAGRAM
WCLK
D
WEN1
LD
WEN2
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 1
256 x 1
512 x 1
FLAG
LOGIC
EF
PAE
PAF
FF
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
RESET LOGIC
OUTPUT REGISTER
RCLK
RS
REN
3111 drw 01
OE
Q
The IDT logo is a registered trademark and SyncFIFO is a trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1995
Integrated Device Technology, Inc
MAY 1994
DSC-2065/-
5.04
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2391  1893  2892  619  474  49  39  59  13  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号