EEWORLDEEWORLDEEWORLD

Part Number

Search

AM27C1024-70DI

Description
UVPROM, 64KX16, 70ns, CMOS, CDIP40, CERAMIC, DIP-40
Categorystorage    storage   
File Size91KB,12 Pages
ManufacturerSPANSION
Websitehttp://www.spansion.com/
Download Datasheet Parametric View All

AM27C1024-70DI Overview

UVPROM, 64KX16, 70ns, CMOS, CDIP40, CERAMIC, DIP-40

AM27C1024-70DI Parametric

Parameter NameAttribute value
MakerSPANSION
Parts packaging codeDIP
package instructionDIP,
Contacts40
Reach Compliance Codeunknown
ECCN codeEAR99
Maximum access time70 ns
JESD-30 codeR-CDIP-T40
length52.26 mm
memory density1048576 bit
Memory IC TypeUVPROM
memory width16
Number of functions1
Number of terminals40
word count65536 words
character code64000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize64KX16
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height5.588 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
width15.24 mm
FINAL
Am27C1024
1 Megabit (65 K x 16-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
s
Fast access time
— Speed options as fast as 55 ns
s
Low power consumption
— 20 µA typical CMOS standby current
s
JEDEC-approved pinout
— 40-Pin DIP/PDIP
— 44-Pin PLCC
s
Single +5 V power supply
s
±10%
power supply tolerance standard
s
100% Flashrite™ programming
— Typical programming time of 8 seconds
s
Latch-up protected to 100 mA from –1 V to
V
CC
+ 1 V
s
High noise immunity
s
Versatile features for simple interfacing
— Both CMOS and TTL input/output compatibility
— Two line control functions
GENERAL DESCRIPTION
The Am27C1024 is a 1 Megabit, ultraviolet erasable
programmable read-only memory. It is organized as 64
Kwords by 16 bits per word, operates from a single
+5 V supply, has a static standby mode, and features
fast single address location programming. Products are
available in windowed ceramic DIP packages, as well
as plastic one time programmable (OTP) PDIP and
PLCC packages.
Data can be typically accessed in less than 55 ns, al-
lowing high-performance microprocessors to operate
without any WAIT states. The device offers separate
Output Enable (OE#) and Chip Enable (CE#) controls,
thus eliminating bus contention in a multiple bus micro-
processor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 125 mW in active mode,
and 100 µW in standby mode.
All signals are TTL levels, including programming sig-
nals. Bit locations may be programmed singly, in
blocks, or at random. The device supports AMD’s
Flashrite programming algorithm (100 µs pulses), re-
sulting in a typical programming time of 8 seconds.
BLOCK DIAGRAM
V
CC
V
SS
V
PP
OE#
CE#
PGM#
Output Enable
Chip Enable
and
Prog Logic
Y
Decoder
A0–A15
Address
Inputs
Output
Buffers
Data Outputs
DQ0–DQ15
Y
Gating
X
Decoder
1,048,576
Bit Cell
Matrix
06780J-1
Publication#
06780
Rev:
J
Amendment/0
Issue Date:
May 1998

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2128  2303  2328  1149  38  43  47  24  1  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号