EEWORLDEEWORLDEEWORLD

Part Number

Search

74AHCT273PW,112

Description
74AHC273; 74AHCT273 - Octal D-type flip-flop with reset; positive-edge trigger TSSOP2 20-Pin
Categorylogic    logic   
File Size266KB,16 Pages
ManufacturerNexperia
Websitehttps://www.nexperia.com
Environmental Compliance
Download Datasheet Parametric Compare View All

74AHCT273PW,112 Overview

74AHC273; 74AHCT273 - Octal D-type flip-flop with reset; positive-edge trigger TSSOP2 20-Pin

74AHCT273PW,112 Parametric

Parameter NameAttribute value
Brand NameNexperia
Is it Rohs certified?conform to
MakerNexperia
Parts packaging codeTSSOP2
package instructionTSSOP,
Contacts20
Manufacturer packaging codeSOT360-1
Reach Compliance Codecompliant
seriesAHCT/VHCT
JESD-30 codeR-PDSO-G20
JESD-609 codee4
length6.5 mm
Logic integrated circuit typeD FLIP-FLOP
Humidity sensitivity level1
Number of digits8
Number of functions1
Number of terminals20
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
propagation delay (tpd)11.5 ns
Certification statusNot Qualified
Maximum seat height1.1 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceNickel/Palladium/Gold (Ni/Pd/Au)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature30
Trigger typePOSITIVE EDGE
width4.4 mm
minfmax65 MHz
74AHC273; 74AHCT273
Rev. 4 — 23 September 2020
Octal D-type flip-flop with reset; positive-edge trigger
Product data sheet
1. General description
The 74AHC273; 74AHCT273 is a high-speed Si-gate CMOS device and is pin compatible with
Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7-A.
The 74AHC273; 74AHCT273 has eight edge-triggered, D-type flip-flops with individual D inputs
and Q outputs. The common clock (CP) and master reset (MR) inputs, load and reset (clear) all
flip-flops simultaneously. The state of each D input, one set-up time before the LOW-to-HIGH clock
transition, is transferred to the corresponding output (Qn) of the flip-flop. All outputs will be forced
LOW, independent of clock or data inputs, by a LOW on the MR input.
The device is useful for applications where only the true output is required and the clock and
master reset are common to all storage elements.
2. Features
Balanced propagation delays
All inputs have Schmitt-trigger actions
Inputs accept voltages higher than V
CC
Ideal buffer for MOS microcontroller or memory
Common clock and master reset
Input levels:
For 74AHC273: CMOS level
For 74AHCT273: TTL level
ESD protection:
HBM JESD22-A114E exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101C exceeds 1000 V
Multiple package options
Specified from -40 °C to +85 °C and from -40 °C to +125 °C
3. Ordering information
Table 1. Ordering information
Type number
Package
Temperature range Name
74AHC273D
74AHCT273D
74AHC273PW
74AHCT273PW
74AHC273BQ
74AHCT273BQ
-40 °C to +125 °C
-40 °C to +125 °C
TSSOP20
-40 °C to +125 °C
SO20
Description
plastic small outline package; 20 leads;
body width 7.5 mm
plastic thin shrink small outline package; 20 leads;
body width 4.4 mm
Version
SOT163-1
SOT360-1
SOT764-1
DHVQFN20 plastic dual in-line compatible thermal enhanced
very thin quad flat package; no leads; 20 terminals;
body 2.5 × 4.5 × 0.85 mm

74AHCT273PW,112 Related Products

74AHCT273PW,112 74AHC273PW,112
Description 74AHC273; 74AHCT273 - Octal D-type flip-flop with reset; positive-edge trigger TSSOP2 20-Pin 74AHC273; 74AHCT273 - Octal D-type flip-flop with reset; positive-edge trigger TSSOP2 20-Pin
Brand Name Nexperia Nexperia
Is it Rohs certified? conform to conform to
Maker Nexperia Nexperia
Parts packaging code TSSOP2 TSSOP2
package instruction TSSOP, TSSOP,
Contacts 20 20
Manufacturer packaging code SOT360-1 SOT360-1
Reach Compliance Code compliant compliant
series AHCT/VHCT AHC
JESD-30 code R-PDSO-G20 R-PDSO-G20
JESD-609 code e4 e4
length 6.5 mm 6.5 mm
Logic integrated circuit type D FLIP-FLOP D FLIP-FLOP
Humidity sensitivity level 1 1
Number of digits 8 8
Number of functions 1 1
Number of terminals 20 20
Maximum operating temperature 125 °C 125 °C
Minimum operating temperature -40 °C -40 °C
Output polarity TRUE TRUE
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code TSSOP TSSOP
Package shape RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 260 260
propagation delay (tpd) 11.5 ns 21.5 ns
Certification status Not Qualified Not Qualified
Maximum seat height 1.1 mm 1.1 mm
Maximum supply voltage (Vsup) 5.5 V 5.5 V
Minimum supply voltage (Vsup) 4.5 V 2 V
Nominal supply voltage (Vsup) 5 V 5 V
surface mount YES YES
technology CMOS CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE
Terminal surface Nickel/Palladium/Gold (Ni/Pd/Au) Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal form GULL WING GULL WING
Terminal pitch 0.65 mm 0.65 mm
Terminal location DUAL DUAL
Maximum time at peak reflow temperature 30 30
Trigger type POSITIVE EDGE POSITIVE EDGE
width 4.4 mm 4.4 mm
minfmax 65 MHz 100 MHz

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2252  1176  1980  2847  1245  46  24  40  58  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号