EEWORLDEEWORLDEEWORLD

Part Number

Search

BU-61585V2-320Z

Description
Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 48.30 X 25.40 MM, 3.81 MM HEIGHT, FP-70
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size563KB,44 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BU-61585V2-320Z Overview

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDFP70, 48.30 X 25.40 MM, 3.81 MM HEIGHT, FP-70

BU-61585V2-320Z Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerData Device Corporation
Parts packaging codeDFP
package instructionDFP,
Contacts70
Reach Compliance Codecompliant
Address bus width16
boundary scanNO
maximum clock frequency16 MHz
letter of agreementMIL STD 1553A; MIL STD 1553B
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
Maximum data transfer rate0.125 MBps
External data bus width16
JESD-30 codeR-CDFP-F70
JESD-609 codee0
low power modeNO
Number of serial I/Os2
Number of terminals70
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Filter levelMIL-STD-883
Maximum seat height3.81 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
BU-65170/61580 and BU-61585
MIL-STD-1553A/B NOTICE 2 RT and BC/RT/MT,
ADVANCED COMMUNICATION ENGINE (ACE)
ACE User’s Guide
Also Available
DESCRIPTION
DDC's BU-65170, BU-61580 and
BU-61585 Bus Controller / Remote
Terminal
/
Monitor
Terminal
(BC/RT/MT)
A d v a n c e d
Communication Engine (ACE) termi-
nals comprise a complete integrated
interface between a host processor
and a MIL-STD-1553 A and B or
STANAG 3838 bus.
The ACE series is packaged in a 1.9 -
square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM)
ceramic package that is well suited for
applications with stringent height
requirements.
The BU-61585 ACE integrates dual
transceiver, protocol, memory man-
agement, processor interface logic,
and a total of 12K words of RAM in a
choice of DIP or flat pack packages.
The BU-61585 requires +5 V power
and either -15 V or -12 V power.
The BU-61585 internal RAM can be
configured as 12K x 16 or 8K x 17.
The 8K x 17 RAM feature provides
capability for memory integrity check-
ing by implementing RAM parity gen-
eration and verification on all access-
es. To minimize board space and
“glue” logic, the ACE provides ultimate
flexibility in interfacing to a host
processor and internal/external RAM.
The advanced functional architecture
of the ACE terminals provides soft-
ware
compatibility
to
DDC's
Advanced Integrated Multiplexer (AIM)
series hybrids, while incorporating a
multiplicity of architectural enhance-
ments. It allows flexible operation
while off-loading the host processor,
ensuring data sample consistency,
and supports bulk data transfers.
The ACE hybrids may be operated at
either 12 or 16 MHz. Wire bond
options allow for programmable RT
address (hardwired is standard) and
external transmitter inhibit inputs.
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Interface
Flexible Processor/Memory
Standard 4K x 16 RAM and
Optional RAM Parity
Optional 12K x 16 or 8K x 17 RAM
Available
Generation/Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable Illegalization
Selective Message Monitor
Simultaneous RT/Monitor Mode
TX/RX_A
SHARED
RAM
CH. A
TRANSCEIVER
A
DATA
BUFFERS
PROCESSOR
DATA BUS
*
TX/RX_A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
D15-D0
TX/RX_B
ADDRESS BUS
ADDRESS
BUFFERS
A15-A0
PROCESSOR
ADDRESS BUS
CH. B
TRANSCEIVER
B
TX/RX_B
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
IOEN, MEMENA-OUT, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RT ADDRESS
RTAD4-RTAD0, RTADP
INCMD
MISCELLANEOUS
CLK_IN, TAG_CLK,
MSTCLR,SSFLAG/EXT_TRG
* SEE ORDERING INFORMATION FOR AVAILABLE MEMORY
FIGURE 1. ACE BLOCK DIAGRAM
©
1992, 1999 Data Device Corporation
Newbie: I would like to ask about the meaning of a section of code in the timer wake-up system
This is the code I want to ask about: void Set_ST_Period(uint sec) { ulong sleepTimer = 0; sleepTimer |= ST0; sleepTimer |= (ulong)ST1 > 16); ST1 = (uchar)(sleepTimer >> 8); ST0 = (uchar) sleepTimer; ...
_L_1 RF/Wirelessly
About the cascade of THS3001 and Buf634
[i=s] This post was last edited by paulhyde on 2014-9-15 03:30 [/i] Since altium designer cannot display the schematic diagram better, I used TINA to make this schematic diagram. Please help me find o...
lhl19891220 Electronics Design Contest
A look at domestic banking and financial websites from the perspective of ICBC loopholes
http://blog.eeworld.net/zhblue/archive/2007/01/02/1472585.aspx Today I also wrote an original post. Can anyone recommend it to me? Although it is a bit short, I still hope that our Linux friends will ...
standstone Embedded System
[GD32E231 DIY Contest]——09. Proofing, welding and debugging based on V1.0 hardware version
[i=s]This post was last edited by xld0932 on 2019-4-28 10:27[/i] [size=5][b] 1. Hardware proofing and board soldering[/b][/size] This is a PCB based on the V1.0 schematic diagram. After receiving the ...
xld0932 GD32 MCU
How to use IAR programming to receive the signal data of the pulse sensor using the serial port of cc2530? The pulse sensor is YK11...
How to use IAR programming to receive the signal data of the pulse sensor through the serial port of cc2530? [img]file:///C:\Users\Administrator\AppData\Roaming\Tencent\Users\1666283959\QQ\WinTemp\Ric...
yml921205 Analog electronics
Partition PBR Detailed Explanation: Partition Boot Sector Knowledge
[b]Repost: Thanks to the author for the detailed explanation of partition PBR: Partition boot sector knowledge [/b] [b]1. Partition boot sector of FAT32 [/b] The partition boot sector DBR (DOS BOOT RE...
zhaojun_xf NXP MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1400  2279  729  2903  1215  29  46  15  59  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号